久芯网

SN74V245-7PAG

  • 描述:电源电压: 3 V ~ 3.6 V 存储容量: 72K (4K x 18) 数据速度率: 133MHz 供应商设备包装: 64-TQFP (10x10) 工作温度: 0摄氏度~70摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

  • 库存: 120
  • 单价: ¥95.02685
  • 数量:
    - +
  • 总计: ¥95.03
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 功能 同步的
  • 最大供电电流 35毫安
  • 总线朝向 单向的
  • 扩展类型 深度、宽度
  • 支持可编程标志 Yes
  • 工作温度 0摄氏度~70摄氏度
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 存储容量 72K (4K x 18)
  • 数据速度率 133MHz
  • 访达时期 5ns
  • 电源电压 3 V ~ 3.6 V
  • 重传能力
  • FWFT的支持 Yes
  • 包装/外壳 64-TQFP
  • 供应商设备包装 64-TQFP (10x10)

SN74V245-7PAG 产品详情

DSP-SYNC and TMS320 are trademarks of Texas Instruments.

Description

The SN74V215, SN74V225, SN74V235, and SN74V245-7PAG are very high-speed, low-power CMOS clocked first-infirst-out (FIFO) memories. They support clock frequencies up to 133 MHz and have read-access times as fast as 5 ns. These DSP-Sync? FIFO memories feature read and write controls for use in applications such as DSP-to-processor communication, DSP-to-analog front end (AFE) buffering, network, video, and data communications.

These are synchronous FIFOs, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a continuous (free-running) port clock by enable signals. The continuous clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple interface between DSPs, microprocessors, and/or buses controlled by a synchronous interface. An output-enable (OE)\ input controls the 3-state output.

The synchronous FIFOs have two fixed flags, empty flag/output ready (EF\/OR\) and full flag/input ready (FF\/IR\), and two programmable flags, almost-empty (PAE)\ and almost-full (PAF)\. The offset loading of the programmable flags is controlled by a simple state machine, and is initiated by asserting the load pin (LD)\. A half-full flag (HF)\ is available when the FIFO is used in a single-device configuration.

Two timing modes of operation are possible with these devices: first-word fall-through (FWFT) mode and standard mode.

In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three transitions of the RCLK signal. A read enable (REN)\ does not have to be asserted for accessing the first word.

In standard mode, the first word written to an empty FIFO does not appear on the data output lines unless a specific read operation is performed. A read operation, which consists of activating REN\ and enabling a rising RCLK edge, shifts the word from internal memory to the data output lines.

These devices are depth expandable, using a daisy-chain technique or FWFT mode. The XI\ and XO\ pins are used to expand the FIFOs. In depth-expansion configuration, first load (FL)\ is grounded on the first device and set to high for all other devices in the daisy chain.

The SN74V215, SN74V225, SN74V235, and SN74V245-7PAG are characterized for operation from 0°C to 70°C.

Feature

  • 512 × 18-Bit Organization Array (SN74V215)
  • 1024 × 18-Bit Organization Array (SN74V225)
  • 2048 × 18-Bit Organization Array (SN74V235)
  • 4096 × 18-Bit Organization Array (SN74V245)
  • 7.5-ns Read/Write Cycle Time
  • 3.3-V VCC, 5-V Input Tolerant
  • First-Word or Standard Fall-Through Timing
  • Single or Double Register-Buffered Empty and Full Flags
  • Easily Expandable in Depth and Width
  • Asynchronous or Coincident Read and Write Clocks
  • Asynchronous or Synchronous Programmable Almost-Empty and Almost-Full Flags With Default Settings
  • Half-Full Flag Capability
  • Output Enable Puts Output Data Bus in High-Impedance State
  • High-Performance Submicron CMOS Technology
  • Packaged in 64-Pin Thin Quad Flat Package
  • DSP and Microprocessor Interface Control Logic
  • Provide a DSP Glueless Interface to Texas Instruments TMS320? DSPs

DSP-SYNC and TMS320 are trademarks of Texas Instruments.

Description

The SN74V215, SN74V225, SN74V235, and SN74V245 are very high-speed, low-power CMOS clocked first-infirst-out (FIFO) memories. They support clock frequencies up to 133 MHz and have read-access times as fast as 5 ns. These DSP-Sync? FIFO memories feature read and write controls for use in applications such as DSP-to-processor communication, DSP-to-analog front end (AFE) buffering, network, video, and data communications.

These are synchronous FIFOs, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a continuous (free-running) port clock by enable signals. The continuous clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple interface between DSPs, microprocessors, and/or buses controlled by a synchronous interface. An output-enable (OE)\ input controls the 3-state output.

The synchronous FIFOs have two fixed flags, empty flag/output ready (EF\/OR\) and full flag/input ready (FF\/IR\), and two programmable flags, almost-empty (PAE)\ and almost-full (PAF)\. The offset loading of the programmable flags is controlled by a simple state machine, and is initiated by asserting the load pin (LD)\. A half-full flag (HF)\ is available when the FIFO is used in a single-device configuration.

Two timing modes of operation are possible with these devices: first-word fall-through (FWFT) mode and standard mode.

In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three transitions of the RCLK signal. A read enable (REN)\ does not have to be asserted for accessing the first word.

In standard mode, the first word written to an empty FIFO does not appear on the data output lines unless a specific read operation is performed. A read operation, which consists of activating REN\ and enabling a rising RCLK edge, shifts the word from internal memory to the data output lines.

These devices are depth expandable, using a daisy-chain technique or FWFT mode. The XI\ and XO\ pins are used to expand the FIFOs. In depth-expansion configuration, first load (FL)\ is grounded on the first device and set to high for all other devices in the daisy chain.

The SN74V215, SN74V225, SN74V235, and SN74V245 are characterized for operation from 0°C to 70°C.

SN74V245-7PAG所属分类:先进先出(FIFO)存储芯片,SN74V245-7PAG 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74V245-7PAG价格参考¥95.026848,你可以下载 SN74V245-7PAG中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74V245-7PAG规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部