久芯网

SN74AHCT374PW

  • 描述:种类: d型 电源电压: 4.5伏~5.5伏 每个元件的位数: 8 供应商设备包装: 20-TSSOP 工作温度: -40摄氏度~85摄氏度(TA) 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

  • 库存: 5205
  • 单价: ¥9.56063
  • 数量:
    - +
  • 总计: ¥9.56
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 功能 标准
  • 种类 d型
  • 输出类别 三态,非反相
  • 元件数量 one
  • 每个元件的位数 8
  • 时钟频率 130兆赫
  • 最大传播延迟 @ 电压(V), 最大负载电容(CL) 10.4ns@5V,50皮法
  • 正反器类别 上升沿
  • 输出高电流, 输出低电流 8毫安, 8毫安
  • 电源电压 4.5伏~5.5伏
  • 静态电流 (Iq) 4.A.
  • 输入电容值 4 pF
  • 工作温度 -40摄氏度~85摄氏度(TA)
  • 安装类别 表面安装
  • 供应商设备包装 20-TSSOP
  • 包装/外壳 20-TSSOP(0.173“,4.40毫米宽)

SN74AHCT374PW 产品详情

The ’AHCT374 devices are octal edge-triggered D-type flip-flops that feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels of the data (D) inputs.

A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without interface or pullup components.

OE\ does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

Feature

  • Inputs Are TTL-Voltage Compatible
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)
Description

The ’AHCT374 devices are octal edge-triggered D-type flip-flops that feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels of the data (D) inputs.

A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without interface or pullup components.

OE\ does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

SN74AHCT374PW所属分类:触发器,SN74AHCT374PW 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74AHCT374PW价格参考¥9.560628,你可以下载 SN74AHCT374PW中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74AHCT374PW规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部