久芯网

CD40102BNSR

  • 描述:逻辑类型: BCD计数器 电源电压: 3 V ~ 18 V 每个元件的位数: four 计数速度率: 2.4兆赫 供应商设备包装: 16-SO 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

数量 单价 合计
1+ 9.99448 9.99448
200+ 3.86747 773.49540
500+ 3.74136 1870.68150
1000+ 3.66779 3667.79700
  • 库存: 1540
  • 单价: ¥9.99449
  • 数量:
    - +
  • 总计: ¥9.99
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 每个元件的位数 four
  • 重置 异步
  • 定时 同步的
  • 正反器类别 上升沿
  • 安装类别 表面安装
  • 包装/外壳 16-SOIC(0.209“,5.30毫米宽)
  • 制造厂商 德州仪器 (Texas)
  • 元件数量 two
  • 电源电压 3 V ~ 18 V
  • 供应商设备包装 16-SO
  • 逻辑类型 BCD计数器
  • 定向
  • 计数速度率 2.4兆赫
  • 工作温度 -55摄氏度~105摄氏度

CD40102BNSR 产品详情

CD40102B, and CD40103B consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The CD40102BNSR is configured as two cascaded 4-bit BCD counters, and the CD40103B contains a single 8-bit binary counter. Each type has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the CARRY-OUT/ZERO-DEFECT output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the CLOCK. Counting is inhibited when the CARRY-IN/COUNTER ENABLE (CI/CE)\ input is high. The CARRY-OUT/ZERO-DEFECT (CO/ZD)\ output goes low when the count reaches zero if the CI/CE\ input is low, and remains low for one full clock period.

When the SYNCHRONOUS PRESET-ENABLE (SPE)\ input is low, data at the JAM input is clocked input the counter on the next positive clock transition regardless of the state of the CI/CE\ input. When the ASYNCHRONOUS PRESET-ENABLE (APE)\ input is low, data at the JAM inputs is asynchronously forced into the counter regardless of the state of the SPE\, CI/CE\, or CLOCK inputs. JAM inputs JO-J7 represent two 4-bit BCD words for the CD40102BNSR and a single 8-bit binary word for the CD40103B. When the CLEAR (CLR)\ input is low, the counter is asynchronously cleared to its maximum count (9910 for the CD40102BNSR and 25510 for the CD40103B) regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.

If all control inputs except CI/CE\ are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 100 or 256 clock pulses long.

This causes the CO/ZD\ output to go low to enable the clock on each succeeding clock pulse.

The CD40102BNSR and CD40103B may be cascaded using the CI/CE\ input and CO/ZD\ output, in either a synchronous or ripple mode as shown in Figs. 21 and 22.

The CD40102BNSR and CD40103B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). The CD40103B types also are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix).

Feature

  • Synchronous or asynchronous preset
  • Medium-speed operation: fCL = 3.6 MHz (typ.) @ VDD = 10V
  • Cascadable
  • 100% tested for quiescent current at 20 V
  • Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
  • Noise margin (full package-temperature range) =
            1 V at VDD = 5 V
            2 V at VDD = 10 V
         2.5 V at VDD = 15 V
  • Standardized, symmetrical output characteristics
  • 5-V, 10-V, and 15-V parametric ratings
  • Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of ’B’ Series CMOS Devices"
  • Applications:
    • Divide-by-"N" counters
    • Programmable timers
    • Interrupt timers
    • Cycle/program counter
CD40102BNSR所属分类:计数器/触发器芯片,CD40102BNSR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。CD40102BNSR价格参考¥9.994485,你可以下载 CD40102BNSR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CD40102BNSR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部