久芯网

SN74LS193N

  • 描述:逻辑类型: 二进制计数器 电源电压: 4.75 V ~ 5.25 V 每个元件的位数: four 计数速度率: 32兆赫 供应商设备包装: 16-PDIP 安装类别: 通孔
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

展开

起订量: 1

数量 单价 合计
1+ 9.27091 9.27091
10+ 8.31484 83.14849
25+ 7.88896 197.22417
100+ 6.48022 648.02230
250+ 6.05796 1514.49050
500+ 5.35351 2676.75850
1000+ 4.65175 4651.75300
  • 库存: 13330
  • 单价: ¥9.27091
  • 数量:
    - +
  • 总计: ¥9.27
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 逻辑类型 二进制计数器
  • 部件状态 可供货
  • 元件数量 one
  • 安装类别 通孔
  • 每个元件的位数 four
  • 重置 异步
  • 定时 同步的
  • 供应商设备包装 16-PDIP
  • 正反器类别 上升沿
  • 制造厂商 德州仪器 (Texas)
  • 工作温度 0摄氏度~70摄氏度
  • 定向 向上,向下
  • 包装/外壳 16-DIP(0.300英寸,7.62毫米)
  • 电源电压 4.75 V ~ 5.25 V
  • 计数速度率 32兆赫

SN74LS193N 产品详情

These monolithic circuits are synchronous reversible (up/down) counters having a complexity of 55 equivalent gates. The '192 and 'LS192 circuits are BCD counters and the '193 and 'LS193 are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincidently with each other when so instructed by the steering logic. This mode of operation eliminates the output counting spikes which are normally associated with asynchronous (ripple-clock) counters.

The outputs of the four master-slave flip-flops are triggered by a low-to-high-level transition of either count (clock) input. The direction of counting is determined by which count input is pulsed while the other count input is high.

All four counters are fully programmable; that is, each output may be preset to either level by entering the desired data at the data inputs while the load input is low. The output will change to agree with the data inputs independently of the count pulses. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the preset inputs.

A clear input has been provided which forces all outputs to the low level when a high level is applied. The clear function is independent of the count and load inputs. The clear, count, and load inputs are buffered to lower the drive requirements. This reduces the number of clock drivers etc., required for long words.

These counters are designed to be cascaded without the need for external circuitry. Both borrow and carry outputs are available to cascade both the up- and down-counting functions. The borrow output produces a pulse equal in width to the count-down input when the counter underflows. Similarly, the carry output produces a pulse equal in width to the count-up input when an overflow condition exists. The counters can then be easily cascaded by feeding the borrow and carry outputs to the count-down and count-up inputs respectively of the succeeding counter.

Feature

  • Cascading Circuitry Provided Internally
  • Synchronous Operation
  • Individual Preset to Each Flip-Flop
  • Fully Independent Clear Input
Description

These monolithic circuits are synchronous reversible (up/down) counters having a complexity of 55 equivalent gates. The '192 and 'LS192 circuits are BCD counters and the '193 and 'LS193 are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincidently with each other when so instructed by the steering logic. This mode of operation eliminates the output counting spikes which are normally associated with asynchronous (ripple-clock) counters.

The outputs of the four master-slave flip-flops are triggered by a low-to-high-level transition of either count (clock) input. The direction of counting is determined by which count input is pulsed while the other count input is high.

All four counters are fully programmable; that is, each output may be preset to either level by entering the desired data at the data inputs while the load input is low. The output will change to agree with the data inputs independently of the count pulses. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the preset inputs.

A clear input has been provided which forces all outputs to the low level when a high level is applied. The clear function is independent of the count and load inputs. The clear, count, and load inputs are buffered to lower the drive requirements. This reduces the number of clock drivers etc., required for long words.

These counters are designed to be cascaded without the need for external circuitry. Both borrow and carry outputs are available to cascade both the up- and down-counting functions. The borrow output produces a pulse equal in width to the count-down input when the counter underflows. Similarly, the carry output produces a pulse equal in width to the count-up input when an overflow condition exists. The counters can then be easily cascaded by feeding the borrow and carry outputs to the count-down and count-up inputs respectively of the succeeding counter.

SN74LS193N所属分类:计数器/触发器芯片,SN74LS193N 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74LS193N价格参考¥9.270912,你可以下载 SN74LS193N中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74LS193N规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部