久芯网

CD40161BE

  • 描述:逻辑类型: 二进制计数器 电源电压: 3 V ~ 18 V 每个元件的位数: four 计数速度率: 8 MHz 供应商设备包装: 16-PDIP 安装类别: 通孔
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

展开

起订量: 1

数量 单价 合计
1+ 4.92517 4.92517
10+ 4.20088 42.00882
25+ 3.92275 98.06887
100+ 3.13834 313.83490
250+ 2.91425 728.56325
500+ 2.46606 1233.03150
1000+ 1.90553 1905.53500
2500+ 1.85056 4626.40250
  • 库存: 1662
  • 单价: ¥4.92517
  • 数量:
    - +
  • 总计: ¥4.93
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 逻辑类型 二进制计数器
  • 部件状态 可供货
  • 定向 向上的
  • 元件数量 one
  • 工作温度 -55摄氏度~125摄氏度
  • 安装类别 通孔
  • 每个元件的位数 four
  • 重置 异步
  • 定时 同步的
  • 供应商设备包装 16-PDIP
  • 正反器类别 上升沿
  • 制造厂商 德州仪器 (Texas)
  • 电源电压 3 V ~ 18 V
  • 包装/外壳 16-DIP(0.300英寸,7.62毫米)
  • 计数速度率 8 MHz

CD40161BE 产品详情

Data sheet acquired from Harris Semiconductor CD40160B - Decade with Asynchronous Clear CD40161BE - Binary with Asynchronous Clear CD40162B - Decade with Synchronous Clear CD40163B - Binary with Synchronous Clear CD40160B, CD40162B, and CD40163B were not acquired from Harris Semiconductor.

Description

CD40160B, CD40161B, CD40162B, and CD40163B are 4-bit synchronous programmable counters. The CLEAR function of the CD40162B and CD40163B is synchronous and a low level at the CLEAR\ input sets all four outputs low on the next positive CLOCK edge. The CLEAR function of the CD40160B and CD40161BE is asynchronous and a low level at the CLEAR\ input sets all four outputs low regardless of the state of the CLOCK, LOAD\, or ENABLE inputs. A low level at the LOAD\ input disables the counter and causes the output to agree with the setup data after the next CLOCK pulse regardless of the conditions of the ENABLE inputs.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two count-enable inputs and a carry output (COUT). Counting is enabled when both PE and TE inputs are high. The TE input is fed forward to enable COUT. This enabled output produces a positive output pulse with a duration approximately equal to the positive portion of the Q1 output. This positive overflow carry pulse can be used to enable successive cascaded stages. Logic transitions at the PE or TE inputs may occur when the clock is either high or low.

The CD40160B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix). The CD40161BE types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

The CD40160B through CD40163B types are functionally equivalent to and pin-compatible with the TTL counter series 74LS160 through 74LS163 respectively.

Feature

  • Internal look-ahead for fast counting
  • Carry output for cascading
  • Synchronously programmable
  • Clear asynchronous input (CD40160B, CD40161B)
  • Clear synchronous input (CD40162B, CD40163B)
  • Synchronous load control input
  • Low-power TTL compatibility
  • Standardized, symmetrical output characteristics
  • 100% tested for quiescent current at 20 V
  • Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
  • Noise margin (full package temperature range):
    • 1 V at VDD = 5 V
    • 2 V at VDD = 10 V
    • 2.5 V at VDD = 15 V
  • 5-V, 10-V, and 15-V parametric ratings
  • Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"
  • Applications
    • Programmable binary and decade counting
    • Counter control/timers
    • Frequency dividing

Data sheet acquired from Harris Semiconductor CD40160B - Decade with Asynchronous Clear CD40161B - Binary with Asynchronous Clear CD40162B - Decade with Synchronous Clear CD40163B - Binary with Synchronous Clear CD40160B, CD40162B, and CD40163B were not acquired from Harris Semiconductor.

Description

CD40160B, CD40161B, CD40162B, and CD40163B are 4-bit synchronous programmable counters. The CLEAR function of the CD40162B and CD40163B is synchronous and a low level at the CLEAR\ input sets all four outputs low on the next positive CLOCK edge. The CLEAR function of the CD40160B and CD40161B is asynchronous and a low level at the CLEAR\ input sets all four outputs low regardless of the state of the CLOCK, LOAD\, or ENABLE inputs. A low level at the LOAD\ input disables the counter and causes the output to agree with the setup data after the next CLOCK pulse regardless of the conditions of the ENABLE inputs.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two count-enable inputs and a carry output (COUT). Counting is enabled when both PE and TE inputs are high. The TE input is fed forward to enable COUT. This enabled output produces a positive output pulse with a duration approximately equal to the positive portion of the Q1 output. This positive overflow carry pulse can be used to enable successive cascaded stages. Logic transitions at the PE or TE inputs may occur when the clock is either high or low.

The CD40160B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix). The CD40161B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

The CD40160B through CD40163B types are functionally equivalent to and pin-compatible with the TTL counter series 74LS160 through 74LS163 respectively.

CD40161BE所属分类:计数器/触发器芯片,CD40161BE 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。CD40161BE价格参考¥4.925172,你可以下载 CD40161BE中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CD40161BE规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部