久芯网

SN74ACT7806-40DLR

  • 描述:电源电压: 4.5 V ~ 5.5 V 存储容量: 4.5K (256 x 18) 数据速度率: 25MHz 供应商设备包装: 56-SSOP 工作温度: 0摄氏度~70摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 57

  • 库存: 2000
  • 单价: ¥38.17008
  • 数量:
    - +
  • 总计: ¥2,175.69
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 总线朝向 单向的
  • 支持可编程标志 Yes
  • 功能 异步
  • 工作温度 0摄氏度~70摄氏度
  • 安装类别 表面安装
  • 电源电压 4.5 V ~ 5.5 V
  • FWFT的支持
  • 部件状态 过时的
  • 数据速度率 25MHz
  • 访达时期 20纳秒
  • 扩展类型 Width
  • 重传能力
  • 包装/外壳 56-BSSOP (0.295", 7.50毫米 Width)
  • 供应商设备包装 56-SSOP
  • 最大供电电流 400A.
  • 存储容量 4.5K (256 x 18)

SN74ACT7806-40DLR 产品详情

A FIFO memory is a storage device that allows data to be written into and read from its array at independent data rates. The SN74ACT7806-40DLR is a 256-word by 18-bit FIFO for high speed and fast access times. It processes data at rates up to 50 MHz and access times of 15 ns in a bit-parallel format.

Data is written into memory on a low-to-high transition at the load clock (LDCK) input and is read out on a low-to-high transition at the unload clock (UNCK) input. The memory is full when the number of words clocked in exceeds the number of words clocked out by 256. When the memory is full, LDCK signals have no effect on the data residing in memory. When the memory is empty, UNCK signals have no effect.

Status of the FIFO memory is monitored by the full (FULL\), empty (EMPTY\), half-full (HF), and almost-full/almost-empty (AF/AE) flags. The FULL\ output is low when the memory is full and high when the memory is not full. The EMPTY\ output is low when the memory is empty and high when it is not empty. The HF output is high when the FIFO contains 128 or more words. The AF/AE status flag is a programmable flag. The first one or two low-to-high transitions of LDCK after reset are used to program the almost-empty offset value (X) and the almost-full offset value (Y) if program enable (PEN\) is low. The AF/AE flag is high when the FIFO contains X or fewer words or (256 - Y) or more words. The AF/AE flag is low when the FIFO contains between (X + 1) and (255 - Y) words.

A low level on the reset (RESET\) input resets the internal stack pointers and sets FULL\ high, HF low, and EMPTY\ low. The Q outputs are not reset to any specific logic level. The FIFO must be reset upon power up.The first word loaded into empty memory causes EMPTY\ to go high and the data to appear on the Q outputs. It is important to note that the first word does not have to be unloaded. The data outputs are noninverting with respect to the data inputs and are in the high-impedance state when the output-enable (OE\) input is high.

The SN74ACT7806-40DLR is characterized for operation from 0°C to 70°C.

Feature

  • Member of the Texas Instruments WidebusTM Family
  • Load Clock and Unload Clock Can Be Asynchronous or Coincident
  • 256 Words by 18 Bits
  • Low-Power Advanced CMOS Technology
  • Full, Empty, and Half-Full Flags
  • Programmable Almost-Full/Almost-Empty Flag
  • Fast Access Times of 15 ns With a 50-pF Load and All Data Outputs Switching Simultaneously
  • Data Rates up to 50 MHz
  • 3-State Outputs
  • Pin-to-Pin Compatible With SN74ACT7804 and SN74ACT7814
  • Packaged in Shrink Small-Outline 300-mil Package Using 25-mil Center-to-Center Spacing

SN74ACT7806-40DLR所属分类:先进先出(FIFO)存储芯片,SN74ACT7806-40DLR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ACT7806-40DLR价格参考¥38.170083,你可以下载 SN74ACT7806-40DLR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ACT7806-40DLR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部