久芯网

SN74HC112DR

  • 描述:种类: JK型 电源电压: 2V~6V 每个元件的位数: one 供应商设备包装: 16-SOIC 工作温度: -40摄氏度~85摄氏度(TA) 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

数量 单价 合计
1+ 2.34160 2.34160
200+ 0.90623 181.24640
500+ 0.87438 437.19250
1000+ 0.85862 858.62400
  • 库存: 689
  • 单价: ¥2.34161
  • 数量:
    - +
  • 总计: ¥2.34
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 输出类别 互补的
  • 每个元件的位数 one
  • 工作温度 -40摄氏度~85摄氏度(TA)
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 时钟频率 60 MHz
  • 输出高电流, 输出低电流 5.2毫安, 5.2毫安
  • 电源电压 2V~6V
  • 输入电容值 3 pF
  • 功能 设置(预设)和重置
  • 元件数量 two
  • 供应商设备包装 16-SOIC
  • 包装/外壳 16-SOIC(0.154“,3.90毫米宽)
  • 种类 JK型
  • 正反器类别 下降沿
  • 静态电流 (Iq) 4.A.
  • 最大传播延迟 @ 电压(V), 最大负载电容(CL) 21ns @ 6V, 50皮法

SN74HC112DR 产品详情

The ’HC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When (PRE)\ and (CLR)\ are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the fall time of the CLK pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops perform as toggle flip-flops by tying J and K high.

Feature

  • Wide Operating Voltage Range of 2 V to 6 V
  • Outputs Can Drive Up To 10 LSTTL Loads
  • Low Power Consumption, 40-μA Max ICC
  • Typical tpd = 13 ns
  • ±4-mA Output Drive at 5 V
  • Low Input Current of 1 μA Max
Description

The ’HC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When (PRE)\ and (CLR)\ are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the fall time of the CLK pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops perform as toggle flip-flops by tying J and K high.

SN74HC112DR所属分类:触发器,SN74HC112DR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74HC112DR价格参考¥2.341608,你可以下载 SN74HC112DR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74HC112DR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部