久芯网
SN74LS374H
收藏

SN74LS374H

渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1080

  • 库存: 0
  • 单价: ¥1.44858
  • 数量:
    - +
  • 总计: ¥1,564.47
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 安盛美 (onsemi)
  • 部件状态 可供货
  • 最大传播延迟 @ 电压(V), 最大负载电容(CL) -
  • 输出高电流, 输出低电流 -
  • 输入电容值 -
  • 静态电流 (Iq) -
  • 功能 -
  • 种类 -
  • 输出类别 -
  • 元件数量 -
  • 每个元件的位数 -
  • 时钟频率 -
  • 正反器类别 -
  • 电源电压 -
  • 工作温度 -
  • 安装类别 -
  • 供应商设备包装 -
  • 包装/外壳 -

SN74LS374H 产品详情

These 8-bit registers feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The high-impedance 3-state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pullup components. These devices are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up.

The eight flip-flops of the ’LS374 and ’S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.

OC\ does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered, even while the outputs are off.

Feature

  • Choice of Eight Latches or Eight D-Type Flip-Flops in a Single Package
  • 3-State Bus-Driving Outputs
  • Full Parallel Access for Loading
  • Buffered Control Inputs
  • Clock-Enable Input Has Hysteresis to Improve Noise Rejection (’S373 and ’S374)
  • P-N-P Inputs Reduce DC Loading on Data Lines (’S373 and ’S374)
SN74LS374H所属分类:触发器,SN74LS374H 由 安盛美 (onsemi) 设计生产,可通过久芯网进行购买。SN74LS374H价格参考¥1.448580,你可以下载 SN74LS374H中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74LS374H规格参数、现货库存、封装信息等信息!

安盛美 (onsemi)

安盛美 (onsemi)

onsemi正在推动节能创新,使客户能够减少全球能源使用。该公司提供全面的节能电源和信号管理、逻辑、离散和定制解决方案组合,以帮助设计工程师解决其在汽车、通信、计算、消费、工业、LED照明、医疗、军事/...

展开
会员中心 微信客服
客服
回到顶部