久芯网

CY74FCT273ATQC

渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 314

数量 单价 合计
314+ 6.95318 2183.29977
  • 库存: 7477
  • 单价: ¥6.95318
  • 数量:
    - +
  • 总计: ¥2,183.30
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 最大传播延迟 @ 电压(V), 最大负载电容(CL) -
  • 输出高电流, 输出低电流 -
  • 输入电容值 -
  • 制造厂商 德州仪器 (Texas)
  • 静态电流 (Iq) -
  • 功能 -
  • 种类 -
  • 输出类别 -
  • 元件数量 -
  • 每个元件的位数 -
  • 时钟频率 -
  • 正反器类别 -
  • 电源电压 -
  • 工作温度 -
  • 安装类别 -
  • 供应商设备包装 -
  • 包装/外壳 -

CY74FCT273ATQC 产品详情

The \x92FCT273T devices consist of eight edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered-clock (CP) and master-reset (MR\) inputs load and reset all flip-flops simultaneously. These devices are edge-triggered registers. The state of each D input (one setup time before the low-to-high clock transition) is transferred to the corresponding flip-flop\x92s Q output. All outputs are forced low by a low logic level on the MR\ input.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Feature

  • Function, Pinout, and Drive Compatible With FCT and F Logic
  • Reduced VOH (Typically = 3.3 V) Versions of Equivalent FCT Functions
  • Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
  • Ioff Supports Partial-Power-Down Mode Operation
  • Matched Rise and Fall Times
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)
  • Fully Compatible With TTL Input and Output Logic Levels
  • CY54FCT273T
    • 32-mA Output Sink Current
    • 12-mA Output Source Current
  • CY74FCT273T
    • 64-mA Output Sink Current
    • 32-mA Output Source Current
Description

The \x92FCT273T devices consist of eight edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered-clock (CP) and master-reset (MR\) inputs load and reset all flip-flops simultaneously. These devices are edge-triggered registers. The state of each D input (one setup time before the low-to-high clock transition) is transferred to the corresponding flip-flop\x92s Q output. All outputs are forced low by a low logic level on the MR\ input.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

CY74FCT273ATQC所属分类:触发器,CY74FCT273ATQC 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。CY74FCT273ATQC价格参考¥6.953184,你可以下载 CY74FCT273ATQC中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CY74FCT273ATQC规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部