久芯网

CY74FCT823ATSOC

  • 描述:种类: d型 电源电压: 4.75伏~5.25伏 每个元件的位数: 9 供应商设备包装: 24-SOIC 工作温度: -40摄氏度~85摄氏度(TA) 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

展开

起订量: 1

数量 单价 合计
1+ 7.31532 7.31532
10+ 6.52585 65.25853
25+ 6.19123 154.78077
100+ 5.08524 508.52400
250+ 4.75395 1188.48750
500+ 4.20117 2100.58600
1000+ 3.65042 3650.42200
  • 库存: 4970
  • 单价: ¥7.31533
  • 数量:
    - +
  • 总计: ¥7.32
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 种类 d型
  • 元件数量 one
  • 工作温度 -40摄氏度~85摄氏度(TA)
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 功能 主复位
  • 正反器类别 上升沿
  • 输入电容值 5 pF
  • 输出类别 三态,非反相
  • 时钟频率 -
  • 输出高电流, 输出低电流 32毫安, 64毫安
  • 电源电压 4.75伏~5.25伏
  • 静态电流 (Iq) 200A.
  • 供应商设备包装 24-SOIC
  • 包装/外壳 24-SOIC(0.295“,7.50毫米宽)
  • 每个元件的位数 9
  • 最大传播延迟 @ 电压(V), 最大负载电容(CL) 20ns @ 5V, 300皮法

CY74FCT823ATSOC 产品详情

This bus-interface register is designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider address/data paths or buses carrying parity. The CY74FCT823ATSOC is a 9-bit-wide buffered register with clock-enable (EN\) and clear (CLR\) inputs that are ideal for parity bus interfacing in high-performance microprogrammed systems. It is ideal for use as an output port requiring high IOL/IOH.

This device is designed for high-capacitance load drive capability, while providing low-capacitance bus loading at both inputs and outputs. Outputs are designed for low-capacitance bus loading in the high-impedance state.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Feature

  • Function, Pinout, and Drive Compatible With FCT, F Logic, and AM29823
  • Reduced VOH (Typically = 3.3 V) Version of Equivalent FCT Functions
  • Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
  • Ioff Supports Partial-Power-Down Mode Operation
  • Matched Rise and Fall Times
  • Fully Compatible With TTL Input and Output Logic Levels
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)
  • 64-mA Output Sink Current 32-mA Output Source Current
  • High-Speed Parallel Register With Positive-Edge-Triggered D-Type Flip-Flops
  • Buffered Common Clock-Enable (EN\) and Asynchronous-Clear (CLR\) Inputs
  • 3-State Outputs
Description

This bus-interface register is designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider address/data paths or buses carrying parity. The CY74FCT823T is a 9-bit-wide buffered register with clock-enable (EN\) and clear (CLR\) inputs that are ideal for parity bus interfacing in high-performance microprogrammed systems. It is ideal for use as an output port requiring high IOL/IOH.

This device is designed for high-capacitance load drive capability, while providing low-capacitance bus loading at both inputs and outputs. Outputs are designed for low-capacitance bus loading in the high-impedance state.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

CY74FCT823ATSOC所属分类:触发器,CY74FCT823ATSOC 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。CY74FCT823ATSOC价格参考¥7.315329,你可以下载 CY74FCT823ATSOC中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CY74FCT823ATSOC规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部