久芯网

SN74ABT162823ADLR

  • 描述:种类: d型 电源电压: 4.5伏~5.5伏 每个元件的位数: 9 供应商设备包装: 56-SSOP 工作温度: -40摄氏度~85摄氏度(TA) 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

  • 库存: 0
  • 单价: ¥6.83730
  • 数量:
    - +
  • 总计: ¥6.84
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 种类 d型
  • 工作温度 -40摄氏度~85摄氏度(TA)
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 功能 主复位
  • 正反器类别 上升沿
  • 元件数量 two
  • 电源电压 4.5伏~5.5伏
  • 输出类别 三态,非反相
  • 输入电容值 3.5 pF
  • 部件状态 过时的
  • 时钟频率 150兆赫
  • 输出高电流, 输出低电流 12毫安, 12毫安
  • 最大传播延迟 @ 电压(V), 最大负载电容(CL) 6.2ns @ 5V, 50皮法
  • 每个元件的位数 9
  • 静态电流 (Iq) 500 µA
  • 供应商设备包装 56-SSOP
  • 包装/外壳 56-BSSOP (0.295", 7.50毫米 Width)

SN74ABT162823ADLR 产品详情

These 18-bit bus-interface flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers.

The ’ABT162823A devices can be used as two 9-bit flip-flops or one 18-bit flip-flop. With the clock-enable (CLKEN)\ input low, the D-type flip-flops enter data on the low-to-high transitions of the clock. Taking CLKEN\ high disables the clock buffer, thus latching the outputs. Taking the clear (CLR)\ input low causes the Q outputs to go low independently of the clock.

A buffered output-enable (OE)\ input places the nine outputs in either a normal logic state (high or low level) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE\ does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The outputs, which are designed to source or sink up to 12 mA, include equivalent 25- series resistors to reduce overshoot and undershoot.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

To ensure the high-impedance state during power up or power down, OE\ shall be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Feature

  • Members of the Texas Instruments Widebus Family
  • Output Ports Have Equivalent 25- Series Resistors So No External Resistors Are Required
  • Typical VOLP (Output Ground Bounce) <1 V at VCC = 5 V, TA = 25°C
  • High-Impedance State During Power Up and Power Down
  • Ioff and Power-Up 3-State Support Hot Insertion
  • Distributed VCC and GND Pins Minimize High-Speed Switching Noise
  • Flow-Through Architecture Optimizes PCB Layout
SN74ABT162823ADLR所属分类:触发器,SN74ABT162823ADLR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ABT162823ADLR价格参考¥6.837298,你可以下载 SN74ABT162823ADLR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ABT162823ADLR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部