久芯网

SN74LV74AQPWRG4Q1

  • 描述:种类: d型 电源电压: 2伏~5.5伏 每个元件的位数: one 供应商设备包装: 14-TSSOP 工作温度: -40摄氏度~125摄氏度(TA) 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

展开

起订量: 1

数量 单价 合计
1+ 5.07003 5.07003
10+ 4.48335 44.83355
25+ 4.21247 105.31177
100+ 3.43820 343.82050
250+ 3.19353 798.38475
500+ 2.71782 1358.91300
1000+ 2.24348 2243.48800
2000+ 2.24348 4486.97600
  • 库存: 9933
  • 单价: ¥5.07003
  • 数量:
    - +
  • 总计: ¥5.07
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 种类 d型
  • 输出类别 互补的
  • 每个元件的位数 one
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 正反器类别 上升沿
  • 功能 设置(预设)和重置
  • 元件数量 two
  • 时钟频率 140兆赫
  • 输入电容值 2 pF
  • 工作温度 -40摄氏度~125摄氏度(TA)
  • 供应商设备包装 14-TSSOP
  • 包装/外壳 14-TSSOP(0.173“,4.40毫米宽)
  • 静态电流 (Iq) 20A.
  • 电源电压 2伏~5.5伏
  • 输出高电流, 输出低电流 12毫安, 12毫安
  • 最大传播延迟 @ 电压(V), 最大负载电容(CL) 9.3ns @ 5V, 50皮法

SN74LV74AQPWRG4Q1 产品详情

This dual positive-edge-triggered D-type flip-flop is designed for 2-V to 5.5-V VCC operation.

A low level at the preset (CLR are inactive (high), data at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Feature

  • Qualified for Automotive Applications
  • 2-V to 5.5-V VCC Operation
  • Max tpd of 13 ns at 5 V
  • Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C
  • Typical VOHV (Output VOH Undershoot) >2.3 V at VCC = 3.3 V, TA = 25°C
  • Support Mixed-Mode Voltage Operation on All Ports
  • Ioff Supports Partial-Power-Down Mode Operation
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)
Description

This dual positive-edge-triggered D-type flip-flop is designed for 2-V to 5.5-V VCC operation.

A low level at the preset (CLR are inactive (high), data at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.


SN74LV74AQPWRG4Q1所属分类:触发器,SN74LV74AQPWRG4Q1 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74LV74AQPWRG4Q1价格参考¥5.070030,你可以下载 SN74LV74AQPWRG4Q1中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74LV74AQPWRG4Q1规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部