The 74LVC1G74DP is a single positive-edge triggered D-type Flip-flop with individual data (D) inputs, clock inputs, set (SD\) and reset (RD\) inputs and complementary Q and Q outputs. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing damaging backflow current through the device when it is powered down. The set and reset are asynchronous active low inputs and operate independently of the clock input. Information on the data input is transferred to the Q output on the low-to-high transition of the clock pulse. The D inputs must be stable one set-up time prior to the low-to-high clock transition for predictable operation. Schmitt trigger action at all inputs makes the circuit highly tolerant of slower input rise and fall times.
Feature
- High noise immunity
- CMOS low power consumption
- Latch-up performance exceeds 250mA
- Direct interface with TTL levels
- ±24mA Output drive current