久芯网

SN74LVTH16374ZRDR

  • 描述:种类: d型 电源电压: 2.7伏~3.6伏 每个元件的位数: 8 供应商设备包装: 54-BGA Microstar Junior (8x5.5) 工作温度: -40摄氏度~85摄氏度(TA) 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 224

  • 库存: 0
  • 单价: ¥9.70549
  • 数量:
    - +
  • 总计: ¥2,174.03
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 功能 标准
  • 种类 d型
  • 工作温度 -40摄氏度~85摄氏度(TA)
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 正反器类别 上升沿
  • 输入电容值 3 pF
  • 元件数量 two
  • 输出类别 三态,非反相
  • 每个元件的位数 8
  • 部件状态 过时的
  • 时钟频率 160兆赫
  • 输出高电流, 输出低电流 32毫安, 64毫安
  • 电源电压 2.7伏~3.6伏
  • 静态电流 (Iq) 190A.
  • 最大传播延迟 @ 电压(V), 最大负载电容(CL) 4.5ns @ 3.3V, 50皮法
  • 供应商设备包装 54-BGA Microstar Junior (8x5.5)
  • 包装/外壳 54-TFBGA

SN74LVTH16374ZRDR 产品详情

The 'LVTH16374 devices are 16-bit edge-triggered D-type flip-flops with 3-state outputs designed for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. These devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

These devices can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK), the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

Feature

  • Members of the Texas Instruments WidebusFamily
  • State-of-the-Art Advanced BiCMOS Technology (ABT) Design for 3.3-V Operation and Low Static-Power Dissipation
  • Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)
  • Support Unregulated Battery Operation Down to 2.7 V
  • Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C
  • Ioff and Power-Up 3-State Support Hot Insertion
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Distributed VCC and GND Pins Minimize High-Speed Switching Noise
  • Flow-Through Architecture Optimizes PCB Layout
  • Latch-Up Performance Exceeds 500 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
SN74LVTH16374ZRDR所属分类:触发器,SN74LVTH16374ZRDR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74LVTH16374ZRDR价格参考¥9.705486,你可以下载 SN74LVTH16374ZRDR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74LVTH16374ZRDR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部