久芯网

SN74ALVCH162841GR

  • 描述:逻辑类型: D型透明闩锁 集成电路: 10:10 电源电压: 1.65伏~3.6伏 输出类别: 三态 供应商设备包装: 56-TSSOP 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 252

数量 单价 合计
1+ 14.86750 14.86750
  • 库存: 11675
  • 单价: ¥14.86750
  • 数量:
    - +
  • 总计: ¥3,746.61
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 逻辑类型 D型透明闩锁
  • 输出类别 三态
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 电源电压 1.65伏~3.6伏
  • 工作温度 -40摄氏度~85摄氏度
  • 独立电路板 two
  • 延迟时间传播状态 1ns
  • 集成电路 10:10
  • 输出高电流, 输出低电流 12毫安, 12毫安
  • 包装/外壳 56-TFSOP (0.240", 6.10毫米 Width)
  • 供应商设备包装 56-TSSOP

SN74ALVCH162841GR 产品详情

This 20-bit bus-interface D-type latch is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH162841GR features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing buffer registers, unidirectional bus drivers, and working registers.

The SN74ALVCH162841GR can be used as two 10-bit latches or one 20-bit latch. The 20 latches are transparent D-type latches. The device has noninverting data (D) inputs and provides true data at its outputs. While the latch-enable (1LE or 2LE) input is high, the Q outputs of the corresponding 10-bit latch follow the D inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs.

A buffered output-enable (1OE\ or 2OE\) input can be used to place the outputs of the corresponding 10-bit latch in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.

OE\ does not affect the internal operation of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The outputs, which are designed to sink up to 12 mA, include equivalent 26- resistors to reduce overshoot and undershoot.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating inputs at a valid logic level.

The SN74ALVCH162841GR is characterized for operation from -40°C to 85°C.

Feature

  • Member of the Texas Instruments Widebus™ Family
  • EPIC™ (Enhanced-Performance Implanted CMOS) Submicron Process
  • Output Ports Have Equivalent 26- Series Resistors, So No External Resistors Are Required
  • ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages
SN74ALVCH162841GR所属分类:锁存器,SN74ALVCH162841GR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ALVCH162841GR价格参考¥14.867501,你可以下载 SN74ALVCH162841GR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ALVCH162841GR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部