久芯网

SN74LVTH162373DGGR

  • 描述:逻辑类型: D型透明闩锁 集成电路: 8:8 电源电压: 2.7伏~3.6伏 输出类别: 三态 供应商设备包装: 48-TSSOP 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 423

数量 单价 合计
1+ 5.97987 5.97987
200+ 2.32258 464.51760
500+ 2.23851 1119.25600
1000+ 2.19647 2196.47500
  • 库存: 13414
  • 单价: ¥5.97988
  • 数量:
    - +
  • 总计: ¥982.45
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 逻辑类型 D型透明闩锁
  • 集成电路 8:8
  • 输出类别 三态
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 工作温度 -40摄氏度~85摄氏度
  • 电源电压 2.7伏~3.6伏
  • 独立电路板 two
  • 包装/外壳 48-TFSOP(0.240“,6.10毫米宽)
  • 供应商设备包装 48-TSSOP
  • 输出高电流, 输出低电流 12毫安, 12毫安
  • 延迟时间传播状态 3.4ns

SN74LVTH162373DGGR 产品详情

Widebus is a trademark of Texas Instruments.

Description

The 'LVTH162373 devices are16-bit transparent D-type latches with 3-state outputs designed for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. These devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

A buffered output-enable ( series resistors to reduce overshoot and undershoot.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

These devices can be used as two 8-bit latches or one 16-bit latch. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs.

Feature

  • Members of the Texas Instruments Widebus? Family
  • Output Ports Have Equivalent 22- Series Resistors, So No External Resistors Are Required
  • Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)
  • Support Unregulated Battery Operation Down to 2.7 V
  • Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C
  • Ioff and Power-Up 3-State Support Hot Insertion
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Distributed VCC and GND Pins Minimize High-Speed Switching Noise
  • Flow-Through Architecture Optimizes PCB Layout
  • Latch-Up Performance Exceeds 500 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)

Widebus is a trademark of Texas Instruments.

Description

The 'LVTH162373 devices are16-bit transparent D-type latches with 3-state outputs designed for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. These devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

A buffered output-enable ( series resistors to reduce overshoot and undershoot.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

These devices can be used as two 8-bit latches or one 16-bit latch. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs.

SN74LVTH162373DGGR所属分类:锁存器,SN74LVTH162373DGGR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74LVTH162373DGGR价格参考¥5.979876,你可以下载 SN74LVTH162373DGGR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74LVTH162373DGGR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部