久芯网

SN74LS673DW

  • 描述:逻辑类型: 移位寄存器 电源电压: 4.75伏~5.25伏 每个元件的位数: sixteen 供应商设备包装: 24-SOIC 工作温度: 0摄氏度~70摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

数量 单价 合计
1+ 463.54560 463.54560
10+ 435.43590 4354.35905
25+ 421.38902 10534.72562
100+ 397.53743 39753.74310
  • 库存: 1693
  • 单价: ¥463.54560
  • 数量:
    - +
  • 总计: ¥463.55
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 逻辑类型 移位寄存器
  • 元件数量 one
  • 功能 串并行
  • 安装类别 表面安装
  • 输出类别 三态
  • 每个元件的位数 sixteen
  • 工作温度 0摄氏度~70摄氏度
  • 包装/外壳 24-SOIC(0.295“,7.50毫米宽)
  • 电源电压 4.75伏~5.25伏
  • 供应商设备包装 24-SOIC

SN74LS673DW 产品详情

SN54LS673, SN74LS673DW

The 'LS673 is a 16-bit shift register and a 16-bit storage register in a single 24-pin package. A three-state input/output (SER/Q15) port to the shift register allows serial entry and/or reading of data. The storage register is connected in a parallel data loop with the shift register and may be asynchronously cleared by taking the store-clear input low. The storage register may be parallel loaded with shift-register data to provide shift-register status via the parallel outputs. The shift register can be parallel loaded with the storage-register data upon commmand.

A high logic level at the chip-level (CS\) input disables both the shift-register clock and the storage register clock and places SER/Q15 in the high-impedance state. The store-clear function is not disabled by the chip select.

Caution must be exercised to prevent false clocking of either the shift register or the storage register via the chip-select input. The shift clock should be low during the low-to-high transition of chip select and the store clock should be low during the high-to-low transition of chip select.

SN54LS674, SN74LS674

The 'LS674 is a 16-bit parallel-in, serial-out shift register. A three-state input/output (SER/Q15) port provides access for entering a serial data or reading the shift-register word in a recirculating loop.

The device has four basic modes of operation:

  • Hold (do nothing)
  • Write (serially via input/output)
  • Read (serially)
  • Load (parallel via data inputs)
  • Low-to-high-level changes at the chip select input should be made only when the clock input is low to prevent false clocking.

    Feature

    • 'LS673
      • 16-Bit Serial-In, Serial-Out Shift Register with 16-Bit Parallel-Out Storage Register
      • Performs Serial-to-Parallel Conversion
    • 'LS674
      • 16-Bit Parallel-In, Serial-Out Shift Register
      • Performs Parallel-to-Serial Conversion
    Description

    SN54LS673, SN74LS673

    The 'LS673 is a 16-bit shift register and a 16-bit storage register in a single 24-pin package. A three-state input/output (SER/Q15) port to the shift register allows serial entry and/or reading of data. The storage register is connected in a parallel data loop with the shift register and may be asynchronously cleared by taking the store-clear input low. The storage register may be parallel loaded with shift-register data to provide shift-register status via the parallel outputs. The shift register can be parallel loaded with the storage-register data upon commmand.

    A high logic level at the chip-level (CS\) input disables both the shift-register clock and the storage register clock and places SER/Q15 in the high-impedance state. The store-clear function is not disabled by the chip select.

    Caution must be exercised to prevent false clocking of either the shift register or the storage register via the chip-select input. The shift clock should be low during the low-to-high transition of chip select and the store clock should be low during the high-to-low transition of chip select.

    SN54LS674, SN74LS674

    The 'LS674 is a 16-bit parallel-in, serial-out shift register. A three-state input/output (SER/Q15) port provides access for entering a serial data or reading the shift-register word in a recirculating loop.

    The device has four basic modes of operation:

  • Hold (do nothing)
  • Write (serially via input/output)
  • Read (serially)
  • Load (parallel via data inputs)
  • Low-to-high-level changes at the chip select input should be made only when the clock input is low to prevent false clocking.

    SN74LS673DW所属分类:移位寄存器,SN74LS673DW 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74LS673DW价格参考¥463.545600,你可以下载 SN74LS673DW中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74LS673DW规格参数、现货库存、封装信息等信息!

    德州仪器 (Texas)

    德州仪器 (Texas)

    德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

    会员中心 微信客服
    客服
    回到顶部