久芯网

SN74ALVCH162260DL

  • 描述:逻辑类型: D型,可寻址 集成电路: 12:24 电源电压: 1.65伏~3.6伏 输出类别: 三态 供应商设备包装: 56-SSOP 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 221

数量 单价 合计
280+ 14.11127 3951.15560
  • 库存: 25480
  • 单价: ¥9.85034
  • 数量:
    - +
  • 总计: ¥2,176.93
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 输出类别 三态
  • 独立电路板 one
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 电源电压 1.65伏~3.6伏
  • 工作温度 -40摄氏度~85摄氏度
  • 逻辑类型 D型,可寻址
  • 延迟时间传播状态 1ns
  • 输出高电流, 输出低电流 12毫安, 12毫安
  • 包装/外壳 56-BSSOP (0.295", 7.50毫米 Width)
  • 供应商设备包装 56-SSOP
  • 集成电路 12:24

SN74ALVCH162260DL 产品详情

NOTE:For tape and reel order entry: The DGGR package is abbreviated to GR. EPIC and Widebus are trademarks of Texas Instruments Incorporated.

Description

This 12-bit to 24-bit multiplexed D-type latch is designed for 1.65-V to 3.6-VCC operation.

The SN74ALVCH162260DL is used in applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single data path. Typical applications include multiplexing and/or demultiplexing address and data information in microprocessor or bus-interface applications. This device also is useful in memory-interleaving applications.

Three 12-bit I/O ports (A1-A12, 1B1-1B12, and 2B1-2B12) are available for address and/or data transfer. The output-enable (OE1B\, OE2B\, and OEA\) inputs control the bus transceiver functions. The OE1B\ and OE2B\ control signals also allow bank control in the A-to-B direction.

Address and/or data information can be stored using the internal storage latches. The latch-enable (LE1B, LE2B, LEA1B, and LEA2B) inputs are used to control data storage. When the latch-enable input is high, the latch is transparent. When the latch-enable input goes low, the data present at the inputs is latched and remains latched until the latch-enable input is returned high.

The B outputs, which are designed to sink up to 12 mA, include equivalent 26- resistors to reduce overshoot and undershoot.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH162260DL is characterized for operation from –40°C to 85°C.

Feature

  • Member of the Texas Instruments Widebus? Family
  • EPIC? (Enhanced-Performance Implanted CMOS) Submicron Process
  • B-Port Outputs Have Equivalent 26- Series Resistors, So No External Resistors Are Required
  • ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Package Options Include Thin-Shrink Small-Outline (DGG) and Plastic Shrink Small-Outline (DL) Packages

NOTE:For tape and reel order entry: The DGGR package is abbreviated to GR. EPIC and Widebus are trademarks of Texas Instruments Incorporated.

Description

This 12-bit to 24-bit multiplexed D-type latch is designed for 1.65-V to 3.6-VCC operation.

The SN74ALVCH162260 is used in applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single data path. Typical applications include multiplexing and/or demultiplexing address and data information in microprocessor or bus-interface applications. This device also is useful in memory-interleaving applications.

Three 12-bit I/O ports (A1-A12, 1B1-1B12, and 2B1-2B12) are available for address and/or data transfer. The output-enable (OE1B\, OE2B\, and OEA\) inputs control the bus transceiver functions. The OE1B\ and OE2B\ control signals also allow bank control in the A-to-B direction.

Address and/or data information can be stored using the internal storage latches. The latch-enable (LE1B, LE2B, LEA1B, and LEA2B) inputs are used to control data storage. When the latch-enable input is high, the latch is transparent. When the latch-enable input goes low, the data present at the inputs is latched and remains latched until the latch-enable input is returned high.

The B outputs, which are designed to sink up to 12 mA, include equivalent 26- resistors to reduce overshoot and undershoot.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH162260 is characterized for operation from –40°C to 85°C.

SN74ALVCH162260DL所属分类:锁存器,SN74ALVCH162260DL 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ALVCH162260DL价格参考¥9.850344,你可以下载 SN74ALVCH162260DL中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ALVCH162260DL规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部