久芯网

SN74ABT162841DGGR

  • 描述:逻辑类型: D型透明闩锁 集成电路: 10:10 电源电压: 4.5伏~5.5伏 输出类别: 三态 供应商设备包装: 56-TSSOP 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 148

数量 单价 合计
1+ 17.05683 17.05683
200+ 6.59993 1319.98660
500+ 6.36872 3184.36250
1000+ 6.26363 6263.63100
  • 库存: 17674
  • 单价: ¥17.05683
  • 数量:
    - +
  • 总计: ¥2,524.41
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 逻辑类型 D型透明闩锁
  • 输出类别 三态
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 工作温度 -40摄氏度~85摄氏度
  • 电源电压 4.5伏~5.5伏
  • 独立电路板 two
  • 集成电路 10:10
  • 输出高电流, 输出低电流 12毫安, 12毫安
  • 延迟时间传播状态 3.5纳秒
  • 包装/外壳 56-TFSOP (0.240", 6.10毫米 Width)
  • 供应商设备包装 56-TSSOP

SN74ABT162841DGGR 产品详情

Widebus is a trademark of Texas Instruments.

Description

These 20-bit transparent D-type latches feature noninverting 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The ’ABT162841 devices can be used as two 10-bit latches or one 20-bit latch. While the latch-enable (1LE or 2LE) input is high, the Q outputs of the corresponding 10-bit latch follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs.

A buffered output-enable (1OE\ or 2OE\) input can be used to place the outputs of the corresponding 10-bit latch in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.

The outputs, which are designed to sink up to 12 mA, include equivalent 25- series resistors to reduce overshoot and undershoot.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

To ensure the high-impedance state during power up or power down, OE\ shall be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

OE\ does not affect the internal operation of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

Feature

  • Members of the Texas Instruments Widebus? Family
  • Output Ports Have Equivalent 25- Series Resistors, So No External Resistors Are Required
  • Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 5 V, TA = 25°C
  • High-Impedance State During Power Up and Power Down
  • Ioff and Power-Up 3-State Support Hot Insertion
  • Distributed VCC and GND Pins Minimize High-Speed Switching Noise
  • Flow-Through Architecture Optimizes PCB Layout
  • Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17

Widebus is a trademark of Texas Instruments.

Description

These 20-bit transparent D-type latches feature noninverting 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The ’ABT162841 devices can be used as two 10-bit latches or one 20-bit latch. While the latch-enable (1LE or 2LE) input is high, the Q outputs of the corresponding 10-bit latch follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs.

A buffered output-enable (1OE\ or 2OE\) input can be used to place the outputs of the corresponding 10-bit latch in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.

The outputs, which are designed to sink up to 12 mA, include equivalent 25- series resistors to reduce overshoot and undershoot.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

To ensure the high-impedance state during power up or power down, OE\ shall be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

OE\ does not affect the internal operation of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

SN74ABT162841DGGR所属分类:锁存器,SN74ABT162841DGGR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ABT162841DGGR价格参考¥17.056834,你可以下载 SN74ABT162841DGGR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ABT162841DGGR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部