久芯网

CD74HCT137E

  • 描述:种类: 解码器/多路分解器 集成电路: 1 x 3:8 电源电压: 4.5伏~5.5伏 电压供应源: 单电源 供应商设备包装: 16-PDIP 安装类别: 通孔
  • 品牌:
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 461

数量 单价 合计
461+ 4.70788 2170.33498
  • 库存: 2354
  • 单价: ¥4.70789
  • 数量:
    - +
  • 总计: ¥2,170.33
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 种类 解码器/多路分解器
  • 独立电路板 one
  • 电压供应源 单电源
  • 工作温度 -55摄氏度~125摄氏度
  • 制造厂商
  • 部件状态 过时的
  • 电源电压 4.5伏~5.5伏
  • 安装类别 通孔
  • 包装/外壳 16-DIP(0.300英寸,7.62毫米)
  • 供应商设备包装 16-PDIP
  • 集成电路 1 x 3:8
  • 输出高电流, 输出低电流 4毫安, 4毫安

CD74HCT137E 产品详情

Data sheet acquired from Harris Semiconductor

Description

The CD74HC137, CD74HCT137, ’HC237, and CD74HCT237 are high speed silicon gate CMOS decoders well suited to memory address decoding or data routing applications. Both circuits feature low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic.

Both circuits have three binary select inputs (A0, A1 and A2) that can be latched by an active High Latch Enable (LE) signal to isolate the outputs from select-input changes. A "Low" LE makes the output transparent to the input and the circuit functions as a one-of-eight decoder. Two Output Enable inputs (OE\1 and OE0) are provided to simplify cascading and to facilitate demultiplexing. The demultiplexing function is accomplished by using the A0, A1, A2 inputs to select the desired output and using one of the other Output Enable inputs as the data input while holding the other Output Enable input in its active state. In the CD74HC137 and CD74HCT137E the selected output is a "Low"; in the ’HC237 and CD74HCT237 the selected output is a "High".

Feature

  • Select One of Eight Data Outputs
    • Active Low for CD74HC137 and CD74HCT137
    • Active High for ’HC237 and CD74HCT237
  • I/O Port or Memory Selector
  • Two Enable Inputs to Simplify Cascading
  • Typical Propagation Delay of 13ns at VCC = 5V, 15pF, TA = 25°C (CD74HC237)
  • Fanout (Over Temperature Range)
    • Standard Outputs. . . . 10 LSTTL Loads
    • Bus Driver Outputs. . . . 15 LSTTL Loads
  • Wide Operating Temperature Range . . . –55°C to 125°C
  • Balanced Propagation Delay and Transition Times
  • Significant Power Reduction Compared to LSTTL Logic ICs
  • HC Types
    • 2V to 6V Operation
    • High Noise Immunity: NIL = 30%, NIH = 30%, of VCC at VCC = 5V
  • HCT Types
    • 4.5V to 5.5V Operation
    • Direct LSTTL Input Logic Compatibility, VIL = 0.8V (Max), VIH = 2V (Min)
    • CMOS Input Compatibility, Il1μA at VOL, VOH

Data sheet acquired from Harris Semiconductor

Description

The CD74HC137, CD74HCT137, ’HC237, and CD74HCT237 are high speed silicon gate CMOS decoders well suited to memory address decoding or data routing applications. Both circuits feature low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic.

Both circuits have three binary select inputs (A0, A1 and A2) that can be latched by an active High Latch Enable (LE) signal to isolate the outputs from select-input changes. A "Low" LE makes the output transparent to the input and the circuit functions as a one-of-eight decoder. Two Output Enable inputs (OE\1 and OE0) are provided to simplify cascading and to facilitate demultiplexing. The demultiplexing function is accomplished by using the A0, A1, A2 inputs to select the desired output and using one of the other Output Enable inputs as the data input while holding the other Output Enable input in its active state. In the CD74HC137 and CD74HCT137 the selected output is a "Low"; in the ’HC237 and CD74HCT237 the selected output is a "High".

CD74HCT137E所属分类:信号开关/多路复用器/解码器,CD74HCT137E 由 设计生产,可通过久芯网进行购买。CD74HCT137E价格参考¥4.707885,你可以下载 CD74HCT137E中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CD74HCT137E规格参数、现货库存、封装信息等信息!
会员中心 微信客服
客服
回到顶部