NXP's NPIC6C595/596 Power Logic Shift Register is an 8-bit serial-in/serial or parallel-out shift register with a storage register and open-drain outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset MR input. A LOW on MR resets both the shift register and storage register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register is always one clock pulse ahead of the storage register.
Feature
- Eight power EDNMOS transistor outputs of 100mA continuous current
- 33V Output clamping voltage
- Enhanced cascading for multiple stages
- All registers cleared with single input
- Low power consumption
- 250mA Current limit capability
- 30mJ Avalanche energy capability