久芯网

SN74LS165ANSR

  • 描述:逻辑类型: 移位寄存器 电源电压: 4.75伏~5.25伏 每个元件的位数: 8 供应商设备包装: 16-SO 工作温度: 0摄氏度~70摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 913

数量 单价 合计
1+ 4.51906 4.51906
10+ 3.81493 38.14930
30+ 3.32098 99.62958
100+ 2.91111 291.11170
  • 库存: 4612
  • 单价: ¥4.51906
  • 数量:
    - +
  • 总计: ¥2,657.85
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 逻辑类型 移位寄存器
  • 元件数量 one
  • 每个元件的位数 8
  • 安装类别 表面安装
  • 输出类别 互补的
  • 功能 并行或串行到串行
  • 工作温度 0摄氏度~70摄氏度
  • 电源电压 4.75伏~5.25伏
  • 供应商设备包装 16-SO
  • 包装/外壳 16-SOIC(0.209“,5.30毫米宽)

SN74LS165ANSR 产品详情

The SN54165 and SN74165 devices are obsolete and are no longer supplied.

Description

The ’165 and ’LS165A are 8-bit serial shift registers that shift the data in the direction of QA toward QH when clocked. Parallel-in access to each stage is made available by eight individual, direct data inputs that are enabled by a low level at the shift/load (SH/LD\) input. These registers also feature gated clock (CLK) inputs and complementary outputs from the eighth bit. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design.

Clocking is accomplished through a two-input positive-NOR gate, permitting one input to be used as a clock-inhibit function. Holding either of the clock inputs high inhibits clocking, and holding either clock input low with SH/LD\ high enables the other clock input. Clock inhibit (CLK INH) should be changed to the high level only while CLK is high. Parallel loading is inhibited as long as SH/LD\ is high. Data at the parallel inputs are loaded directly into the register while SH/LD\ is low, independently of the levels of CLK, CLK INH, or serial (SER) inputs.

Feature

  • Complementary Outputs
  • Direct Overriding Load (Data) Inputs
  • Gated Clock Inputs
  • Parallel-to-Serial Data Conversion

The SN54165 and SN74165 devices are obsolete and are no longer supplied.

Description

The ’165 and ’LS165A are 8-bit serial shift registers that shift the data in the direction of QA toward QH when clocked. Parallel-in access to each stage is made available by eight individual, direct data inputs that are enabled by a low level at the shift/load (SH/LD\) input. These registers also feature gated clock (CLK) inputs and complementary outputs from the eighth bit. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design.

Clocking is accomplished through a two-input positive-NOR gate, permitting one input to be used as a clock-inhibit function. Holding either of the clock inputs high inhibits clocking, and holding either clock input low with SH/LD\ high enables the other clock input. Clock inhibit (CLK INH) should be changed to the high level only while CLK is high. Parallel loading is inhibited as long as SH/LD\ is high. Data at the parallel inputs are loaded directly into the register while SH/LD\ is low, independently of the levels of CLK, CLK INH, or serial (SER) inputs.

SN74LS165ANSR所属分类:移位寄存器,SN74LS165ANSR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74LS165ANSR价格参考¥4.519063,你可以下载 SN74LS165ANSR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74LS165ANSR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部