久芯网

CD4031BPWR

  • 描述:逻辑类型: 寄存器,D型 电源电压: 3V~18V 每个元件的位数: four 供应商设备包装: 16-TSSOP 工作温度: -55摄氏度~125摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 474

数量 单价 合计
1+ 9.17474 9.17474
200+ 3.55219 710.43860
500+ 3.42608 1713.04000
1000+ 3.36302 3363.02300
  • 库存: 4800
  • 单价: ¥9.17475
  • 数量:
    - +
  • 总计: ¥1,683.74
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 元件数量 one
  • 安装类别 表面安装
  • 每个元件的位数 four
  • 电源电压 3V~18V
  • 工作温度 -55摄氏度~125摄氏度
  • 功能 通用的
  • 输出类别 互补的
  • 包装/外壳 16-TSSOP(0.173“,4.40毫米宽)
  • 供应商设备包装 16-TSSOP
  • 逻辑类型 寄存器,D型

CD4031BPWR 产品详情

CD4031BPWR is a static shift register that contains 64 D-type, master-slave flip-flop stages and one stage which is a D-type master flip-flop only (referred to as a 1/2 stage).

The logic level present at the DATA input is transferred into the first stage and shifted one stage at each positive-going clock transition.Maximum clock frequencies up to 12 Megahertz (typical) can be obtained.Because fully static operation is allowed, information can be permanently stored with the clock line in either the low or high state.The CD4031BPWR has a MODE CONTROL input that, when in the high state, allows operation in the recirculating mode.The MODE CONTROL input can also be used to select between two separate data sources.Register packages can be cascaded and the clock lines driven directly for high-speed operation.Alternatively, a delayed clock output (CLD) is provided that enables cascading register packages while allowing reduced clock drive fan-out and transition-time requirements.A third cascading option makes use of the Q' output from the 1/2 stage, which is available on the next negative-going transition of the clock after the Q output occurs.This delayed output, like the delayed clock CLD, is used with clocks having slow rise and fall times.

The CD4031BPWR types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

Feature

  • Fully static operation: DC to 12 MHz typ. @ VDD - VSS = 15 V
  • Standard TTL drive capability on Q output
  • Recirculation capability
  • Three cascading modes:
    • Direct clocking for high-speed operation
    • Delayed clocking for reduced clock drive requirements
    • Additional 1/2 stage for slow clocks
  • 100% tested for quiescent current at 20 V
  • Maximum input current of 1 μA at 18 V over full package-temperature range; 100nA at 18 V and 25°C
  • Noise margin (over full package-temperature range): 1 V at VDD = 5 V 2 V at VDD = 10 V 2.5 V at VDD = 15 V
  • 5-V, 10-V, and 15-V parametric ratings
  • Meets all requirements of JEDEC Tentative Standard No. 13A, "Standard Specifications for Description of 'B' Series CMOS Devices"
  • Applications:
    • Serial shift register
    • Time delay circuits
Description

CD4031B is a static shift register that contains 64 D-type, master-slave flip-flop stages and one stage which is a D-type master flip-flop only (referred to as a 1/2 stage).

The logic level present at the DATA input is transferred into the first stage and shifted one stage at each positive-going clock transition.Maximum clock frequencies up to 12 Megahertz (typical) can be obtained.Because fully static operation is allowed, information can be permanently stored with the clock line in either the low or high state.The CD4031B has a MODE CONTROL input that, when in the high state, allows operation in the recirculating mode.The MODE CONTROL input can also be used to select between two separate data sources.Register packages can be cascaded and the clock lines driven directly for high-speed operation.Alternatively, a delayed clock output (CLD) is provided that enables cascading register packages while allowing reduced clock drive fan-out and transition-time requirements.A third cascading option makes use of the Q' output from the 1/2 stage, which is available on the next negative-going transition of the clock after the Q output occurs.This delayed output, like the delayed clock CLD, is used with clocks having slow rise and fall times.

The CD4031B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

CD4031BPWR所属分类:移位寄存器,CD4031BPWR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。CD4031BPWR价格参考¥9.174748,你可以下载 CD4031BPWR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CD4031BPWR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部