久芯网

SN74LS297N

  • 描述:逻辑类型: 数字锁相环滤波器 电源电压: 4.75伏~5.25伏 供应商设备包装: 16-PDIP 工作温度: 0摄氏度~70摄氏度 安装类别: 通孔
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 15

数量 单价 合计
1+ 119.60802 119.60802
200+ 46.29411 9258.82360
500+ 44.66515 22332.57700
1000+ 43.85592 43855.92600
  • 库存: 11741
  • 单价: ¥119.60803
  • 数量:
    - +
  • 总计: ¥1,794.12
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 制造厂商 德州仪器 (Texas)
  • 位数 -
  • 安装类别 通孔
  • 包装/外壳 16-DIP(0.300英寸,7.62毫米)
  • 供应商设备包装 16-PDIP
  • 工作温度 0摄氏度~70摄氏度
  • 电源电压 4.75伏~5.25伏
  • 逻辑类型 数字锁相环滤波器

SN74LS297N 产品详情

The SN54LS297 and SN74LS297N devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. These devices contain all the necessary circuits, with the exception of the divide-by-N counter, to build first order phase-locked loops as described in Figure 1.

Both exclusive-OR (XORPD) and edge-controlled (ECPD) phase detectors are provided for maximum flexibility.

Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation or to cascade to higher order phase-locked loops.

The length of the up/down K counter is digitally programmable according to the K counter function table. With A, B, C, and D all low, the K counter is disabled. With A high and B, C, and D low, the K counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C, and D are all programmed high, the K counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A through D inputs can maximize the overall performance of the digital phase-locked loop.FIGURE 1-SIMPLIFIED BLOCK DIAGRAM

The 'LS297 can perform the classic first-order phase-locked loop function without using analog components. The accuracy of the digital phase-locked loop (DPLL) is not affected by VCC and temperature variations, but depends solely on accuracies of the K clock, I/D clock, and loop propagation delays. The I/D clock frequency and the divide-by-N modulos will determine the center frequency of the DPLL. The center frequency is defined by the relationship fc = I/D Clock /2N(Hz).

Feature

  • Digital Design Avoids Analog Compensation Errors
  • Easily Cascadable for Higher Order Loops
  • Useful Frequency from DC to:
    • 50 MHz Typical (K Clock)
    • 35 MHz Typical (I/D Clock)
SN74LS297N所属分类:专用逻辑芯片,SN74LS297N 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74LS297N价格参考¥119.608027,你可以下载 SN74LS297N中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74LS297N规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部