The MC74LVX138DR2G is an advanced high speed CMOS 3-to-8 line decoder. The inputs tolerate voltages up to 7V, allowing the interface of 5V systems to 3V systems. When the device is enabled, three Binary Select inputs (A0 - A2) determine which one of the outputs (O0 - O7) will go Low. When enable input E3 is held Low or either E2 or E1 is held High, decoding function is inhibited and all outputs go high. E3, E2, and E1 inputs are provided to ease cascade connection and for use as an address decoder for memory systems.
Feature
- High Speed: tPD = 5.5ns (Typ) at VCC = 3.3V
- Low Power Dissipation: ICC = 4µA (Max) at TA = 25 C
- Power Down Protection Provided on Inputs
- Balanced Propagation Delays
- Low Noise: VOLP = 0.5V (Max)
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300mA
- ESD Performance: HBM > 2000V; Machine Model > 200V PIN
- Pb-Free Packages are Available*