久芯网

SN74ALVCH373PWR

  • 描述:逻辑类型: D型透明闩锁 集成电路: 8:8 电源电压: 1.65伏~3.6伏 输出类别: 三态 供应商设备包装: 20-TSSOP 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

数量 单价 合计
1+ 3.57321 3.57321
10+ 2.97417 29.74174
30+ 2.66940 80.08200
100+ 2.37513 237.51350
500+ 1.90221 951.10500
  • 库存: 11075
  • 单价: ¥3.57321
  • 数量:
    - +
  • 总计: ¥3.57
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 逻辑类型 D型透明闩锁
  • 集成电路 8:8
  • 输出类别 三态
  • 独立电路板 one
  • 安装类别 表面安装
  • 包装/外壳 20-TSSOP(0.173“,4.40毫米宽)
  • 供应商设备包装 20-TSSOP
  • 制造厂商 德州仪器 (Texas)
  • 电源电压 1.65伏~3.6伏
  • 输出高电流, 输出低电流 24毫安, 24毫安
  • 工作温度 -40摄氏度~85摄氏度
  • 延迟时间传播状态 1ns

SN74ALVCH373PWR 产品详情

This octal transparent D-type latch is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH373PWR is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

Feature

  • Operates From 1.65 V to 3.6 V
  • Max tpd of 3.3 ns at 3.3 V
  • ±24-mA Output Drive at 3.3 V
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)
Description

This octal transparent D-type latch is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH373 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

SN74ALVCH373PWR所属分类:锁存器,SN74ALVCH373PWR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ALVCH373PWR价格参考¥3.573212,你可以下载 SN74ALVCH373PWR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ALVCH373PWR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部