久芯网

SN74ALVCH16500DGGR

  • 描述:逻辑类型: 通用总线收发器 电源电压: 1.65伏~3.6伏 电线数量: 18-Bit 供应商设备包装: 56-TSSOP 工作温度: -40摄氏度~85摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 314

  • 库存: 3000
  • 单价: ¥6.95318
  • 数量:
    - +
  • 总计: ¥2,183.30
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 逻辑类型 通用总线收发器
  • 工作温度 -40摄氏度~85摄氏度
  • 安装类别 表面安装
  • 输出高电流, 输出低电流 24毫安, 24毫安
  • 部件状态 过时的
  • 电线数量 18-Bit
  • 包装/外壳 56-TFSOP (0.240", 6.10毫米 Width)
  • 供应商设备包装 56-TSSOP
  • 电源电压 1.65伏~3.6伏

SN74ALVCH16500DGGR 产品详情

This 18-bit universal bus transceiver is designed for 1.65-V to 3.6-V VCC operation.

Data flow in each direction is controlled by output-enable (OEAB and OEBA\), latch-enable (LEAB and LEBA), and clock (CLKAB\ and CLKBA\) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB\ is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the high-to-low transition of CLKAB\. Output-enable OEAB is active high. When OEAB is high, the B-port outputs are active. When OEAB is low, the B-port outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B, but uses OEBA\, LEBA, and CLKBA\. The output enables are complementary (OEAB is active high, and OEBA\ is active low).

To ensure the high-impedance state during power up or power down, OEBA\ should be tied to VCC through a pullup resistor, and OEAB should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver.

Active bus-hold circuitry holds unused or floating data inputs at a valid logic state.

The SN74ALVCH16500DGGR is characterized for operation from –40°C to 85°C.

Feature

  • Member of the Texas Instruments Widebus Family
  • EPIC (Enhanced-Performance Implanted CMOS) Submicron Process
  • UBT (Universal Bus Transceiver) Transceiver Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Modes
  • ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages
SN74ALVCH16500DGGR所属分类:通用总线功能,SN74ALVCH16500DGGR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ALVCH16500DGGR价格参考¥6.953184,你可以下载 SN74ALVCH16500DGGR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ALVCH16500DGGR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部