久芯网

SN74GTL16612DLR

  • 描述:逻辑类型: 通用总线收发器 电源电压: 3.15伏~3.45伏 电线数量: 18-Bit 供应商设备包装: 56-SSOP 工作温度: -40摄氏度~85摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 61

  • 库存: 18000
  • 单价: ¥36.06964
  • 数量:
    - +
  • 总计: ¥2,200.25
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 逻辑类型 通用总线收发器
  • 输出高电流, 输出低电流 32毫安, 64毫安
  • 电源电压 3.15伏~3.45伏
  • 工作温度 -40摄氏度~85摄氏度
  • 安装类别 表面安装
  • 包装/外壳 56-BSSOP (0.295", 7.50毫米 Width)
  • 供应商设备包装 56-SSOP
  • 部件状态 过时的
  • 电线数量 18-Bit

SN74GTL16612DLR 产品详情

The 'GTL16612 devices are 18-bit UBT transceivers that provide LVTTL-to-GTL/GTL+ and GTL/GTL+-to-LVTTL signal-level translation. They combine D-type flip-flops and D-type latches to allow for transparent, latched, clocked, and clock-enabled modes of data transfer identical to the '16601 function. The devices provide an interface between cards operating at LVTTL logic levels and a backplane operating at GTL/GTL+ signal levels. Higher-speed operation is a direct result of the reduced output swing (<1 V), reduced input threshold levels, and OEC circuitry.

The user has the flexibility of using these devices at either GTL (VTT = 1.2 V and VREF = 0.8 V) or the preferred higher noise margin GTL+ (VTT = 1.5 V and VREF = 1 V) signal levels. GTL+ is the Texas Instruments derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The B port normally operates at GTL or GTL+ signal levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V tolerant. VREF is the reference input voltage for the B port.

VCC (5 V) supplies the internal and GTL circuitry while VCC (3.3 V) supplies the LVTTL output buffers.

Data flow in each direction is controlled by output-enable (OEAB\ and OEBA\), latch-enable(LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CEAB\ and CEBA\) inputs. For A-to-B data flow, the devices operate in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CEAB\ is low and CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB if CEAB\ also is low. When OEAB\ is low, the outputs are active. When OEAB\ is high, the outputs are in the high-impedance state. Data flow for B to A is similar to that for A to B, but uses OEBA\, LEBA, CLKBA, and CEBA\.

These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Active bus-hold circuitry holds unused or undriven LVTTL inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

Feature

  • Members of Texas Instruments' Widebus Family
  • UBT Transceivers Combine D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, or Clock-Enabled Modes
  • OEC Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
  • Translate Between GTL/GTL+ Signal Levels and LVTTL Logic Levels
  • Support Mixed-Mode (3.3 V and 5 V) Signal Operation on A-Port and Control Inputs
  • Identical to \x9216601 Function
  • Ioff Supports Partial-Power-Down Mode Operation
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors on A Port
  • Distributed VCC and GND Pins Minimize High-Speed Switching Noise
  • Latch-Up Performance Exceeds 500 mA Per JESD 17
SN74GTL16612DLR所属分类:通用总线功能,SN74GTL16612DLR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74GTL16612DLR价格参考¥36.069642,你可以下载 SN74GTL16612DLR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74GTL16612DLR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部