久芯网

SN74ALVCH16269DGGR

  • 描述:逻辑类型: 注册总线交换机 电源电压: 1.65伏~3.6伏 电线数量: 12~24位 供应商设备包装: 56-TSSOP 工作温度: -40摄氏度~85摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 274

数量 单价 合计
1+ 9.14322 9.14322
200+ 3.54168 708.33680
500+ 3.41557 1707.78550
1000+ 3.35251 3352.51400
  • 库存: 34461
  • 单价: ¥9.14322
  • 数量:
    - +
  • 总计: ¥970.42
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 工作温度 -40摄氏度~85摄氏度
  • 安装类别 表面安装
  • 输出高电流, 输出低电流 24毫安, 24毫安
  • 包装/外壳 56-TFSOP (0.240", 6.10毫米 Width)
  • 供应商设备包装 56-TSSOP
  • 电源电压 1.65伏~3.6伏
  • 逻辑类型 注册总线交换机
  • 电线数量 12~24位

SN74ALVCH16269DGGR 产品详情

Widebus is a trademark of Texas Instruments.

Texas InstrumentsSN74ALVCH16269DGGR

This 12-bit to 24-bit registered bus exchanger is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH16269DGGR is used in applications in which two separate ports must be multiplexed onto, or demultiplexed from, a single port. The device is particularly suitable as an interface between synchronous DRAMs and high-speed microprocessors.

Data is stored in the internal B-port registers on the low-to-high transition of the clock (CLK) input when the appropriate clock-enable (CLKENA)\ inputs are low. Proper control of these inputs allows two sequential 12-bit words to be presented as a 24-bit word on the B port. For data transfer in the B-to-A direction, a single storage register is provided. The select (SEL)\ line selects 1B or 2B data for the A outputs. The register on the A output permits the fastest possible data transfer, extending the period during which the data is valid on the bus. The control terminals are registered so that all transactions are synchronous with CLK. Data flow is controlled by the active-low output enables (OEA\, OEB1\, OEB2)\.

To ensure the high-impedance state during power up or power down, a clock pulse should be applied as soon as possible, and OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Due to OE\ being routed through a register, the active state of the outputs cannot be determined before the arrival of the first clock pulse.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

Feature

  • Member of the Texas Instruments Widebus Family
  • Operates From 1.65 V to 3.6 V VCC
  • Max tpd of 5 ns at 3.3 V VCC
  • ±24-mA Output Drive at 3.3 V VCC
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
SN74ALVCH16269DGGR所属分类:通用总线功能,SN74ALVCH16269DGGR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ALVCH16269DGGR价格参考¥9.143220,你可以下载 SN74ALVCH16269DGGR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ALVCH16269DGGR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部