久芯网

SN74ALVTH16601DLR

  • 描述:逻辑类型: 通用总线收发器 电源电压: 2.3伏~2.7伏 电线数量: 18-Bit 供应商设备包装: 56-SSOP 工作温度: -40摄氏度~85摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 108

数量 单价 合计
1+ 23.44657 23.44657
200+ 9.08016 1816.03260
500+ 8.75437 4377.18500
1000+ 8.59672 8596.72800
  • 库存: 4684
  • 单价: ¥23.44658
  • 数量:
    - +
  • 总计: ¥2,532.23
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 逻辑类型 通用总线收发器
  • 工作温度 -40摄氏度~85摄氏度
  • 安装类别 表面安装
  • 包装/外壳 56-BSSOP (0.295", 7.50毫米 Width)
  • 供应商设备包装 56-SSOP
  • 电线数量 18-Bit
  • 输出高电流, 输出低电流 8毫安, 8毫安
  • 电源电压 2.3伏~2.7伏

SN74ALVTH16601DLR 产品详情

The 'ALVTH16601 devices are 18-bit universal bus transceivers designed for 2.5-V or 3.3-V VCC operation, but with the capability to provide a TTL interface to a 5-V system environment.

The devices combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, and clocked modes.

Data flow in each direction is controlled by output-enable (OEAB\ and OEBA\), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CLKENAB\ and CLKENBA\) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. Output enable OEAB\ is active low. When OEAB\ is low, the outputs are active. When OEAB\ is high, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B, but uses OEBA\, LEBA, CLKBA, and CLKENBA\.

This device is fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

When VCC is between 0 and 1.2 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.2 V, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN54ALVTH16601 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALVTH16601DLR is characterized for operation from -40°C to 85°C.

Feature

  • UBTTM (Universal Bus Transceiver) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, or Clock-Enabled Mode
  • State-of-the-Art Advanced BiCMOS Technology (ABT)WidebusTM Design for 2.5-V and 3.3-V Operation and Low Static-Power Dissipation
  • Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 2.3-V to 3.6-V VCC)
  • Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C
  • High-Drive (-24/24 mA at 2.5-V and-32/64 mA at 3.3-V VCC)
  • Ioff and Power-Up 3-State Support Hot Insertion
  • Use Bus Hold on Data Inputs in Place of External Pullup/Pulldown Resistors to Prevent the Bus From Floating
  • Auto3-State Eliminates Bus Current Loading When Output Exceeds VCC + 0.5 V
  • Flow-Through Architecture Facilitates Printed Circuit Board Layout
  • Distributed VCC and GND Pin Configuration Minimizes High-Speed Switching Noise
  • ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • Package Options Include Plastic Shrink Small-Outline (DL), Thin Shrink Small-Outline (DGG), Thin Very Small-Outline (DGV) Packages, and 380-mil Fine-Pitch Ceramic Flat (WD) Package

NOTE:For tape and reel order entry: The DGGR package is abbreviated to GR and the DGVR package is abbreviated to VR. UBT and Widebus are trademarks of

SN74ALVTH16601DLR所属分类:通用总线功能,SN74ALVTH16601DLR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ALVTH16601DLR价格参考¥23.446578,你可以下载 SN74ALVTH16601DLR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ALVTH16601DLR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部