久芯网

74ALVCH16271DGGRE4

  • 描述:逻辑类型: 多路总线交换机 电源电压: 1.65伏~3.6伏 电线数量: 12~24位 供应商设备包装: 56-TSSOP 工作温度: -40摄氏度~85摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 2000

数量 单价 合计
1+ 24.86535 24.86535
200+ 9.62665 1925.33080
500+ 9.29035 4645.17600
1000+ 9.12220 9122.20100
  • 库存: 0
  • 单价: ¥24.86535
  • 数量:
    - +
  • 总计: ¥18,244.40
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 工作温度 -40摄氏度~85摄氏度
  • 安装类别 表面安装
  • 输出高电流, 输出低电流 24毫安, 24毫安
  • 包装/外壳 56-TFSOP (0.240", 6.10毫米 Width)
  • 供应商设备包装 56-TSSOP
  • 电源电压 1.65伏~3.6伏
  • 电线数量 12~24位
  • 逻辑类型 多路总线交换机

74ALVCH16271DGGRE4 产品详情

Widebus is a trademark of Texas Instruments.

Texas Instruments74ALVCH16271DGGRE4

This 12-bit to 24-bit bus exchanger is designed for 1.65-V to 3.6-V VCC operation.

The 74ALVCH16271DGGRE4 is intended for applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single data path. This device is particularly suitable as an interface between conventional DRAMs and high-speed microprocessors.

A data is stored in the internal A-to-B registers on the low-to-high transition of the clock (CLK) input, provided that the clock-enable (CLKENA\) inputs are low. Proper control of these inputs allows two sequential 12-bit words to be presented as a 24-bit word on the B port.

Transparent latches in the B-to-A path allow asynchronous operation to maximize memory access throughput. These latches transfer data when the latch-enable (LE\) inputs are low. The select (SEL\) line selects 1B or 2B data for the A outputs. Data flow is controlled by the active-low output enables (OEA\, OEB\).

To ensure the high-impedance state during power up or power down, the output enables should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

Feature

  • Member of Texas Instruments WidebusFamily
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
74ALVCH16271DGGRE4所属分类:通用总线功能,74ALVCH16271DGGRE4 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。74ALVCH16271DGGRE4价格参考¥24.865354,你可以下载 74ALVCH16271DGGRE4中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询74ALVCH16271DGGRE4规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部