久芯网

XC17V01SO20I

  • 描述:可编程型: OTP 存储容量: 1MB 电源电压: 3V~3.6V 供应商设备包装: 20-SOIC 工作温度: -40摄氏度~85摄氏度 安装类别: 表面安装
  • 品牌: AMD塞琳思 (AMD Xilinx)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 23

  • 库存: 3438
  • 单价: ¥94.80956
  • 数量:
    - +
  • 总计: ¥2,180.62
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 过时的
  • 可编程型 OTP
  • 工作温度 -40摄氏度~85摄氏度
  • 安装类别 表面安装
  • 电源电压 3V~3.6V
  • 存储容量 1MB
  • 包装/外壳 20-SOIC(0.295“,7.50毫米宽)
  • 供应商设备包装 20-SOIC
  • 制造厂商 AMD塞琳思 (AMD Xilinx)

XC17V01SO20I 产品详情

Xilinx introduces the high-density XC17V00 family of configuration PROMs which provide an easy-to-use, costeffective method for storing large Xilinx FPGA configuration bitstreams. Initial devices in the 3.3V family are available in 16 Mb, 8 Mb, 4 Mb, 2 Mb, and 1 Mb densities. See Figure 1 and Figure 2 for simplified block diagrams of the XC17V00 family.

The XC17V00 PROM can configure a Xilinx FPGA using the FPGA serial configuration mode interface. When the FPGA is in Master Serial mode, it generates a configuration clock that drives the PROM. A short access time after the rising clock edge, data appears on the PROM DATA output pin that is connected to the FPGA DIN pin. The FPGA generates the appropriate number of clock pulses to complete the configuration. Once configured, it disables the PROM. When the FPGA is in Slave Serial mode, the PROM and the FPGA must both be clocked by an incoming signal.

The XC17V08(1) and XC17V16 PROM can optionally configure a Xilinx FPGA using the FPGA Parallel (SelectMAP) configuration mode interface. When the FPGA is in Master SelectMAP mode, the FPGA generates the configuration clock that drives the PROM.

When the FPGA is in Slave SelectMAP mode, an external, free-running oscillator generates the configuration clock that drives the PROM and the FPGA. After the rising configuration clock (CCLK) edge, data is available on the PROMs DATA (D0-D7) pins. The data is clocked into the FPGA on the following rising edge of the CCLK (Figure 3).

Multiple PROMs can be concatenated by using the CEO output to drive the CE input of the following device. The clock inputs and the DATA outputs of all PROMs in this chain are interconnected. All devices are compatible and can be cascaded with other members of the family.

For device programming, either the Xilinx ISE Foundation or ISE WebPACK software compiles the FPGA design file into a standard Hex format, which is then transferred to most commercial PROM programmers.

Feature

  • One-time programmable (OTP) read-only memory designed to store configuration bitstreams of Xilinx® FPGA devices
  • Simple interface to the FPGA
  • Cascadable for storing longer or multiple bitstreams
  • Programmable reset polarity (active High or active Low) for compatibility with different FPGA solutions
  • Low-power CMOS floating-gate process
  • 3.3V supply voltage
  • Guaranteed 20 year life data retention
  • Available in compact plastic packages: VQ44, PC44, PC20, VO8, and SO20(1)
  • Programming support by leading programmer manufacturers
  • Design support using the ISE® Foundation™ and ISE WebPACK™ software
  • Dual configuration modes for the XC17V16 and XC17V08(1) devices
    • Serial slow/fast configuration (up to 20 Mb/s)
    • Parallel (up to 160 Mb/s at 20 MHz)


XC17V01SO20I所属分类:可编程只读存储器(PROM),XC17V01SO20I 由 AMD塞琳思 (AMD Xilinx) 设计生产,可通过久芯网进行购买。XC17V01SO20I价格参考¥94.809561,你可以下载 XC17V01SO20I中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询XC17V01SO20I规格参数、现货库存、封装信息等信息!
会员中心 微信客服
客服
回到顶部