久芯网

SN74ALVCH162268KR

  • 描述:逻辑类型: 注册总线交换机 电源电压: 1.65伏~3.6伏 电线数量: 12~24位 供应商设备包装: 56-BGA Microstar Junior (7x4.5) 工作温度: -40摄氏度~85摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 165

  • 库存: 4000
  • 单价: ¥13.18208
  • 数量:
    - +
  • 总计: ¥2,175.04
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 工作温度 -40摄氏度~85摄氏度
  • 安装类别 表面安装
  • 部件状态 过时的
  • 电源电压 1.65伏~3.6伏
  • 输出高电流, 输出低电流 24毫安, 24毫安; 12毫安, 12毫安
  • 逻辑类型 注册总线交换机
  • 电线数量 12~24位
  • 包装/外壳 56-VFBGA
  • 供应商设备包装 56-BGA Microstar Junior (7x4.5)

SN74ALVCH162268KR 产品详情

This 12-bit to 24-bit registered bus exchanger is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH162268KR is used for applications in which data must be transferred from a narrow high-speed bus to a wide, lower-frequency bus.

The device provides synchronous data exchange between the two ports. Data is stored in the internal registers on the low-to-high transition of the clock (CLK) input when the appropriate clock-enable (CLKEN)\ inputs are low. The select (SEL)\ line is synchronous with CLK and selects 1B or 2B input data for the A outputs.

For data transfer in the A-to-B direction, a two-stage pipeline is provided in the A-to-1B path, with a single storage register in the A-to-2B path. Proper control of these inputs allows two sequential 12-bit words to be presented synchronously as a 24-bit word on the B port. Data flow is controlled by the active-low output enables (OEA\, OEB\). These control terminals are registered, so bus direction changes are synchronous with CLK.

The B outputs, which are designed to sink up to 12 mA, include equivalent 26- resistors to reduce overshoot and undershoot.

To ensure the high-impedance state during power up or power down, a clock pulse should be applied as soon as possible and OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Due to OE\ being routed through a register, the active state of the outputs cannot be determined prior to the arrival of the first clock pulse.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

Feature

  • Member of the Texas Instruments Widebus Family
  • Operates From 1.65 V to 3.6 V VCC
  • Max tpd of 4.8 ns at 3.3 V VCC
  • ±24 mA Output Drive at 3.3 V VCC
  • B-Port Outputs Have Equivalent 26- Series Resistors, So No External Resistors Are Required
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
SN74ALVCH162268KR所属分类:通用总线功能,SN74ALVCH162268KR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ALVCH162268KR价格参考¥13.182078,你可以下载 SN74ALVCH162268KR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ALVCH162268KR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部