久芯网

XC18V512PC20C

  • 描述:可编程型: 系统可编程 存储容量: 512kb 电源电压: 3V~3.6V 供应商设备包装: 20-PLCC(9x9) 工作温度: 0摄氏度~70摄氏度 安装类别: 表面安装
  • 品牌: AMD塞琳思 (AMD Xilinx)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 46

  • 库存: 0
  • 单价: ¥248.05201
  • 数量:
    - +
  • 总计: ¥11,410.39
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 安装类别 表面安装
  • 可编程型 系统可编程
  • 电源电压 3V~3.6V
  • 工作温度 0摄氏度~70摄氏度
  • 包装/外壳 20-LCC(J-Lead)
  • 供应商设备包装 20-PLCC(9x9)
  • 存储容量 512kb
  • 制造厂商 AMD塞琳思 (AMD Xilinx)
  • 部件状态 上次购买

XC18V512PC20C 产品详情

Description 
Xilinx introduces the XC18V00 series of in-system programmable configuration PROMs(Figure 1). Devices in this 3.3V family include a 4-megabit,a 2-megabit,a 1-megabit, and a 512-kilobit PROM that provide an easy-to-use, cost-effective method for reprogramming and storing Xilinx FPGA configuration bitstreams.
When the FPGA is in Master Serial mode, it generates a configuration clock that drives the PROM.A short access time after CE and OE are enabled, data is available on the PROM DATA(DO) pin that is connected to the FPGA DIN pin. New data is available a short access time after each rising clock edge. The FPGA generates the appropriate number of clock pulses to complete the configuration. When the FPGA is in Slave Serial mode, the PROM and the FPGA are clocked by an external clock.
When the FPGA is in Master SelectMAP mode, the FPGA generates a configuration clock that drives the PROM. When the FPGA is in Slave Parallel or Slave SelectMAP mode, an external oscillator generates the configuration clock that drives the PROM and the FPGA. After CE and OE are enabled, data is available on the PROM's DATA(DO-D7) pins. New data is available a short access time after each rising clock edge. The data is clocked into the FPGA on the following rising edge of the CCLK.A free-running oscillator can be used in the Slave Parallel or Slave SelecMAP modes.
Multiple devices can be cascaded by using the CEO output to drive the CE input of the following device. The clock inputs and the DATA outputs of all PROMs in this chain are interconnected. All devices are compatible and can be cascaded with other members of the family or with the XC17V00 one-time programmable serial PROM family.
Features
· In-System Programmable 3.3V PROMs for Configuration of Xilinx FPGAs
· Endurance of 20,000 Program/Erase Cycles
· Program/Erase Over Full Industrial Voltage and Temperature Range (-40℃ to +85℃)
· IEEE Std 1149.1 Boundary-Scan(JTAG) Support
· JTAG Command Initiation of Standard FPGA Configuration
· Simple Interface to the FPGA
· Cascadable for Storing Longer or Multiple Bitstreams
· Low-Power Advanced CMOS FLASH Process
· Dual Configuration Modes 
· Serial Slow/Fast Configuration(up to 33 MHz)
· Parallel(up to 264Mb/s at 33 MHz)
· 5V-Tolerant I/O Pins Accept 5V,3.3V and 2.5V Signals
· 3.3V or 2.5V Output Capability
· Design Support Using the Xilinx ISETM FoundationTM Software Packages
· Available in PC20, SO20, PC44, and VQ44 Packages
· Lead-Free(Pb-Free) Packaging

Feature

  • In-System Programmable 3.3V PROMs for Configuration of Xilinx FPGAs
    • Endurance of 20,000 Program/Erase Cycles
    • Program/Erase Over Full Industrial Voltage and Temperature Range (–40°C to +85°C)
  • IEEE Std 1149.1 Boundary-Scan (JTAG) Support
  • JTAG Command Initiation of Standard FPGA Configuration
  • Simple Interface to the FPGA
  • Cascadable for Storing Longer or Multiple Bitstreams
  • Low-Power Advanced CMOS FLASH Process
  • Dual Configuration Modes
    • Serial Slow/Fast Configuration (up to 33 MHz)
    • Parallel (up to 264 Mb/s at 33 MHz)
  • 5V-Tolerant I/O Pins Accept 5V, 3.3V and 2.5V Signals
  • 3.3V or 2.5V Output Capability
  • Design Support Using the Xilinx ISE™ Foundation™ Software Packages
  • Available in PC20, SO20, PC44, and VQ44 Packages
  • Lead-Free (Pb-Free) Packaging


(Picture: Pinout)


XC18V512PC20C所属分类:可编程只读存储器(PROM),XC18V512PC20C 由 AMD塞琳思 (AMD Xilinx) 设计生产,可通过久芯网进行购买。XC18V512PC20C价格参考¥248.052014,你可以下载 XC18V512PC20C中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询XC18V512PC20C规格参数、现货库存、封装信息等信息!
会员中心 微信客服
客服
回到顶部