These 8-bit positive-edge-triggered D-type flip-flops with a clock (CLK) input are particularly suitable for implementing buffer and storage registers, shift registers, and pattern generators.
Data (D) input information that meets the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse if the common clock-enable () input is low. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the buffered clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. The circuits are designed to prevent false clocking by transitions at .
The SN54ABT377 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABT377ANS is characterized for operation from -40°C to 85°C.
Feature
- State-of-the-Art EPIC-IIBTM BiCMOS DesignSignificantly Reduces Power Dissipation
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Typical VOLP (Output Ground Bounce) < 1 V atVCC = 5 V, TA = 25°C
- High-Drive Outputs (-32-mA IOH, 64-mAIOL)
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015;Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Package Options Include Plastic Small-Outline (DW), ShrinkSmall-Outline (DB), and Thin Shrink Small-Outline (PW) Packages,Ceramic Chip Carriers (FK), Plastic (N) and Ceramic (J) DIPs, andCeramic Flat (W) Package