久芯网

CY37032P44-154JXI

  • 描述:宏单元数量: thirty-two 最大延迟时间 (tpd): 7.5 ns 供应商设备包装: 44-PLCC(16.61x16.61) 工作温度: -40摄氏度~85摄氏度(TA) 安装类别: 表面安装
  • 品牌: 英飞凌 (Infineon)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

  • 库存: 0
  • 单价: ¥431.27124
  • 数量:
    - +
  • 总计: ¥431.27
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 工作温度 -40摄氏度~85摄氏度(TA)
  • 安装类别 表面安装
  • 闸门数量 -
  • 逻辑元件/块的数量 -
  • 最大延迟时间 (tpd) 7.5 ns
  • 宏单元数量 thirty-two
  • 包装/外壳 44-LCC(J引线)
  • 部件状态 过时的
  • 制造厂商 英飞凌 (Infineon)
  • 可编程型 在系统中可重新编程(ISR)CMOS
  • 内部电源电压 4.5伏~5.5伏
  • 输入/输出数量 thirty-seven
  • 供应商设备包装 44-PLCC(16.61x16.61)

CY37032P44-154JXI 产品详情

The Ultra37000™ family of CMOS CPLDs provides a range of high-density programmable logic solutions with unparalleled system performance. The Ultra37000 family is designed to bring the flexibility, ease of use, and performance of the 22V10 to high-density CPLDs. The architecture is based on a number of logic blocks that are connected by a Programmable Interconnect Matrix (PIM). Each logic block features its own product term array, product term allocator, and 16 macrocells. The PIM distributes signals from the logic block outputs and all input pins to the logic block inputs.

Feature

• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP, BGA, and Fine-Pitch BGA packages
— Lead(Pb)-free packages available

CY37032P44-154JXI所属分类:复杂可编程逻辑器件(CPLD),CY37032P44-154JXI 由 英飞凌 (Infineon) 设计生产,可通过久芯网进行购买。CY37032P44-154JXI价格参考¥431.271238,你可以下载 CY37032P44-154JXI中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CY37032P44-154JXI规格参数、现货库存、封装信息等信息!
会员中心 微信客服
客服
回到顶部