久芯网

IS42S16160G-7TLI

  • 描述:存储类型: Volatile 存储格式: DRAM 存储容量: 256Mb (16M x 16) 电源电压: 3V~3.6V 时钟频率: 143兆赫 供应商设备包装: 54-TSOP II
  • 品牌: 美国芯成 (ISSI)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

数量 单价 合计
1+ 20.09252 20.09252
  • 库存: 1880
  • 单价: ¥20.09253
  • 数量:
    - +
  • 总计: ¥20.09
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 美国芯成 (ISSI)
  • 存储类型 Volatile
  • 存储格式 DRAM
  • 存储容量 256Mb (16M x 16)
  • 储存接口 并联
  • 单字、单页写入耗时 -
  • 工作温度 -40摄氏度~85摄氏度(TA)
  • 安装类别 表面安装
  • 部件状态 不适用于新设计
  • 技术 同步动态随机存取内存
  • 电源电压 3V~3.6V
  • 包装/外壳 54-TSOP (0.400", 10.16毫米 Width)
  • 供应商设备包装 54-TSOP II
  • 时钟频率 143兆赫
  • 访达时期 5.4 ns

IS42S16160G-7TLI 产品详情

Description

The 256Mb SDRAM is a high speed CMOS, dynamic random-access memory designed to operate in 3.3V Vdd and 3.3V Vddq memory systems containing 268,435,456 bits. Internally configured as a quad-bank DRAM with a synchronous interface. Each 67,108,864-bit bank is organized as 8,192 rows by 512 columns by 16 bits or 8,192 rows by 1,024 columns by 8 bits.

The 256MbSDRAM includes anAUTOREFRESH MODE, and a power-saving, power-down mode. All signals are registered on the positive edge of the clock signal, CLK. All inputs and outputs are LVTTL compatible.

The 256Mb SDRAM has the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time and the capability to randomly change column addresses on each clock cycle during burst access.

A self-timed row precharge initiated at the end of the burst sequenceisavailablewiththeAUTOPRECHARGEfunction enabled. Precharge one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed, random-access operation.

SDRAM read and write accesses are burst oriented starting at a selected location and continuing for a programmed number of locations in a programmed sequence. The registration of an ACTIVE command begins accesses, followed by a READ or WRITE command. The ACTIVE command in conjunction with address bits registered are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A12 select the row). The READ or WRITE commands in conjunction with address bits registered are used to select the starting column location for the burst access.

Programmable READ or WRITE burst lengths consist of 1, 2, 4 and 8 locations or full page, with a burst terminate option. 

FEATURES
Clock frequency: 200,166, 143 MHz
Fully synchronous; all signals referenced to a positive clock edge
Internal bank for hiding row access/precharge
Single Power supply: 3.3V + 0.3V
LVTTL interface
Programmable burst length
  – (1, 2, 4, 8, full page)
Programmable burst sequence:Sequential/Interleave
Auto Refresh (CBR)
Self Refresh
8K refresh cycles every 32 ms (A2 grade) or 64 ms (commercial, industrial, A1 grade)
Random column address every clock cycle
Programmable CAS latency (2, 3 clocks)
Burst read/write and burst read/single write operations capability
Burst termination by burst stop and precharge command

Feature

  • 143MHz Clock frequency
  • 7ns Speed
  • Fully synchronous, all signals referenced to a positive clock edge
  • Internal bank for hiding row access/precharge
  • 3.3 ±0.3V Single power supply
  • LVTTL interface
  • Programmable burst length - 1, 2, 4, 8, full page
  • Sequential/Interleave programmable burst sequence
  • Auto refresh (CBR)
  • Self refresh
  • 8K Refresh cycles every 16ms (A2 grade) or 64ms (commercial, industrial, A1 grade)
  • Random column address every clock cycle
  • Programmable CAS latency - 2, 3 clocks
  • Burst read/write and burst read/single write operations capability
  • Burst termination by burst stop and precharge command


(Picture: Pinout)


IS42S16160G-7TLI所属分类:存储器,IS42S16160G-7TLI 由 美国芯成 (ISSI) 设计生产,可通过久芯网进行购买。IS42S16160G-7TLI价格参考¥20.092529,你可以下载 IS42S16160G-7TLI中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询IS42S16160G-7TLI规格参数、现货库存、封装信息等信息!
会员中心 微信客服
客服
回到顶部