久芯网

GAL16V8D-25LP

  • 描述:宏单元数量: 8 最大延迟时间 (tpd): 25纳秒 供应商设备包装: 20-PDIP 工作温度: 0摄氏度~75摄氏度(TA) 安装类别: 通孔
  • 品牌: 莱迪思 (Lattice)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

  • 库存: 0
  • 单价: ¥98.73521
  • 数量:
    - +
  • 总计: ¥98.74
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 莱迪思 (Lattice)
  • 闸门数量 -
  • 逻辑元件/块的数量 -
  • 输入/输出数量 -
  • 内部电源电压 4.75伏~5.25伏
  • 部件状态 过时的
  • 可编程型 EE PLD
  • 最大延迟时间 (tpd) 25纳秒
  • 宏单元数量 8
  • 工作温度 0摄氏度~75摄氏度(TA)
  • 安装类别 通孔
  • 包装/外壳 20-DIP(0.300“,7.62毫米)
  • 供应商设备包装 20-PDIP

GAL16V8D-25LP 产品详情

The GAL16V8, at 3.5 ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed performance available in the PLD market. High speed erase times (<100ms) allow the devices to be reprogrammed quickly and efficiently.

The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. An important subset of the many architecture configurations possible with the GAL16V8D-25LP are the PAL architectures listed in the table of the macrocell description section. GAL16V8D-25LP devices are capable of emulating any of these PAL architectures with full function/fuse map/parametric compatibility.

Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. As a result, Lattice Semiconductor delivers 100% field programmability and functionality of all GAL products. In addition, 100 erase/write cycles and data retention in excess of 20 years are specified.

Feature

• HIGH PERFORMANCE E2CMOS® TECHNOLOGY 

 — 3.5 ns Maximum Propagation Delay 

 — Fmax = 250 MHz 

 — 3.0 ns Maximum from Clock Input to Data Output 

 — UltraMOS® Advanced CMOS Technology 


• 50% to 75% REDUCTION IN POWER FROM BIPOLAR 

 — 75mA Typ Icc on Low Power Device 

 — 45mA Typ Icc on Quarter Power Device 


• ACTIVE PULL-UPS ON ALL PINS 


• E2 CELL TECHNOLOGY 

 — Reconfigurable Logic 

 — Reprogrammable Cells 

 — 100% Tested/100% Yields 

 — High Speed Electrical Erasure (<100ms) 

 — 20 Year Data Retention 


• EIGHT OUTPUT LOGIC MACROCELLS 

 — Maximum Flexibility for Complex Logic Designs 

 — Programmable Output Polarity 

 — Also Emulates 20-pin PAL® Devices with Full Function/Fuse Map/Parametric Compatibility 


• PRELOAD AND POWER-ON RESET OF ALL REGISTERS 

 — 100% Functional Testability

Applications

— DMA Control 

— State Machine Control 

— High Speed Graphics Processing 

— Standard Logic Speed Upgrade

GAL16V8D-25LP所属分类:复杂可编程逻辑器件(CPLD),GAL16V8D-25LP 由 莱迪思 (Lattice) 设计生产,可通过久芯网进行购买。GAL16V8D-25LP价格参考¥98.735213,你可以下载 GAL16V8D-25LP中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询GAL16V8D-25LP规格参数、现货库存、封装信息等信息!

莱迪思 (Lattice)

莱迪思 (Lattice)

莱迪思半导体是低功耗可编程的领导者。在不断增长的通信、计算、工业、汽车和消费市场中,他们通过网络解决客户问题,从边缘到云。他们的技术、长期关系以及对世界一流支持的承诺,让他们的客户能够快速、轻松地释放他...

展开
会员中心 微信客服
客服
回到顶部